# 3.3 V Differential ECL/PECL PLL Clock Generator **MPC9992** The MPC9992 is a 3.3 V compatible, PLL based PECL clock driver. Using SiGe technology and a fully differential design ensures optimum skew and PLL jitter performance. The performance of the MPC9992 makes the device ideal for workstation, mainframe computer and telecommunication applications. With output frequencies up to 400 MHz and output skews less than 100 ps the device meets the needs of the most demanding clock applications. The MPC9992 offers a differential PECL input and a crystal oscillator interface. All control signals are LVCMOS compatible. #### **Features** - 7 differential outputs, PLL based clock generator - SiGe technology supports minimum output skew (max. 100 ps) - Supports up to two generated output clock frequencies with a maximum clock frequency up to 400 MHz - · Selectable crystal oscillator interface and PECL compatible clock input - · SYNC pulse generation - PECL compatible differential clock inputs and outputs - Single 3.3 V (PECL) supply - Ambient temperature range 0°C to +70°C - Standard 32 lead LQFP package - Pin and function compatible to the MPC992 - · 32-lead Pb-free Package Available 3.3 V DIFFERENTIAL ECL/PECL CLOCK GENERATOR FA SUFFIX 32-LEAD LQFP PACKAGE CASE 873A-04 AC SUFFIX 32-LEAD LQFP PACKAGE Pb-FREE PACKAGE CASE 873A-04 #### **Functional Description** The MPC9992 utilizes PLL technology to frequency lock its outputs onto an input reference clock. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9992 features frequency programmability between the three output banks outputs as well as the output to input relationships. Output frequency ratios of 2:1, 3:1, 3:2 and 5:2 can be realized. The two banks of outputs and the feedback frequency divider can be programmed by the FSEL[2:0] pins of the device. The VCO\_SEL pin provides an extended PLL input reference frequency range. The SYNC pulse generator monitors the phase relationship between the QA[3:0] and QB[2:0] output banks. The SYNC generator output signals the coincident edges of the two output banks. This feature is useful for non binary relationships between output frequencies. The REF\_SEL pin selects the differential PECL compatible input pair or crystal oscillator interface as the reference clock signal. The PLL\_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The MPC9992 requires an external reset signal for start-up and for PLL recovery in case the reference input is interrupted. Assertion of the reset signal forces all outputs to the logic low state. The MPC9992 is fully 3.3 V compatible and requires no external loop filter components. The differential clock input (PCLK) is PECL compatible and all control inputs accept LVCMOS compatible signals while the outputs provide PECL compatible levels with the capability to drive terminated 50 $\Omega$ transmission lines. The device is pin and function compatible to the MPC992 and is packaged in a 32-lead LQFP package. Figure 1. MPC9992 Logic Diagram Figure 2. MPC9992 32-Lead Package Pinout (Top View) Table 1. MPC9992 PLL Configurations | VCO_SEL | FSEL_0 | FSEL_1 | f <sub>REF</sub> (MHz) | QA[3:0] (N <sub>A</sub> ) | QB[2:0] (N <sub>B</sub> ) | Frequency Ratio<br>QA to QB | Internal Feedback<br>(M · VCO_SEL) | |---------|--------|--------|------------------------|------------------------------------|-----------------------------------|-----------------------------|------------------------------------| | 0 | 0 | 0 | 16.6–33.3 | VCO÷8<br>(6 · f <sub>REF</sub> ) | VCO÷12<br>(4 · f <sub>REF</sub> ) | 3÷2 | VCO÷48 | | 0 | 0 | 1 | 25–50 | VCO÷4<br>(8 · f <sub>REF</sub> ) | VCO÷8<br>(4 · f <sub>REF</sub> ) | 2÷1 | VCO÷32 | | 0 | 1 | 0 | 10–20 | VCO÷8<br>(10 · f <sub>REF</sub> ) | VCO÷20<br>(4 · f <sub>REF</sub> ) | 5÷2 | VCO÷80 | | 0 | 1 | 1 | 16.6–33.3 | VCO÷4<br>(12 · f <sub>REF</sub> ) | VCO÷12<br>(4 · f <sub>REF</sub> ) | 3÷1 | VCO÷48 | | 1 | 0 | 0 | 8.3–16.6 | VCO÷16<br>(6 · f <sub>REF</sub> ) | VCO÷24<br>(4 · f <sub>REF</sub> ) | 3÷2 | VCO÷96 | | 1 | 0 | 1 | 12.5–25 | VCO÷8<br>(8 · f <sub>REF</sub> ) | VCO÷16<br>(4 · f <sub>REF</sub> ) | 2÷1 | VCO÷64 | | 1 | 1 | 0 | 5–10 | VCO÷16<br>(10 · f <sub>REF</sub> ) | VCO÷40<br>(4 · f <sub>REF</sub> ) | 5÷2 | VCO÷160 | | 1 | 1 | 1 | 8.3–16.6 | VCO÷8<br>(12 · f <sub>REF</sub> ) | VCO÷24<br>(4 · f <sub>REF</sub> ) | 3÷1 | VCO÷96 | **Table 2. Function Table (Configuration Controls)** | Control | Default | 0 | 1 | |---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REF_SEL | 1 | Selects PCLK, PCLK as PLL references signal input | Selects the crystal oscillator as PLL reference signal input | | VCO_SEL | 1 | Selects VCO÷2. The VCO frequency is scaled by a factor of 2 (high input frequency range) | Selects VCO÷4. The VCO frequency is scaled by a factor of 4 (low input frequency range). | | PLL_EN | 1 | Test mode with the PLL bypassed. The reference clock is substituted for the internal VCO output. MPC9992 is fully static and no minimum frequency limit applies. All PLL related AC characteristics are not applicable. | Normal operation mode with PLL enabled. | | MR/STOP | 0 | Normal operation | Reset of the device and output disable (output clock stop). The outputs are stopped in logic low state: Qx=L, Qx=H. The minimum reset period should be greater than one reference clock cycle. | VCO\_SEL and FSEL[1:0] control the operating PLL frequency range and input/output frequency ratios. See Table 1 for the device frequency configuration. Table 3. Pin Configuration | Pin | I/O | Type | Function | |---------------------|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCLK, PCLK | Input | PECL | Differential reference clock signal input | | XTAL_IN, XTAL_OUT | | Analog | Crystal oscillator interface | | VCO_SEL | Input | LVCMOS | VCO operating frequency select | | PLL_EN | Input | LVCMOS | PLL Enable/Bypass mode select | | REF_SEL | Input | LVCMOS | PLL reference signal input select | | MR/STOP | Input | LVCMOS | Device reset and output clock disable (stop in logic low state) | | FSEL[1:0] | Input | LVCMOS | Output and PLL feedback frequency divider select | | QA[0-3], QA[0-3] | Output | PECL | Differential clock outputs (bank A) | | QB[0-2], QB[0-2] | Output | PECL | Differential clock outputs (bank B) | | QSYNC, QSYNC | Output | PECL | Differential clock outputs (bank C) | | GND | Supply | GND | Negative power supply | | V <sub>CC</sub> | Supply | V <sub>CC</sub> | Positive power supply. All $V_{CC}$ pins must be connected to the positive power supply for correct DC and AC operation | | V <sub>CC_PLL</sub> | Supply | V <sub>CC</sub> | PLL positive power supply (analog power supply). It is recommended to use an external RC filter for the analog power supply pin V <sub>CC_PLL</sub> . Please see applications section for details | Table 4. Absolute Maximum Ratings<sup>(1)</sup> | Symbol | Characteristics | Min | Max | Unit | Condition | |------------------|---------------------|------|----------------------|------|-----------| | V <sub>CC</sub> | Supply Voltage | -0.3 | 3.9 | V | | | V <sub>IN</sub> | DC Input Voltage | -0.3 | V <sub>CC</sub> +0.3 | V | | | V <sub>OUT</sub> | DC Output Voltage | -0.3 | V <sub>CC</sub> +0.3 | V | | | I <sub>IN</sub> | DC Input Current | | ±20 | mA | | | I <sub>OUT</sub> | DC Output Current | | ±50 | mA | | | T <sub>S</sub> | Storage Temperature | -65 | 125 | °C | | <sup>1.</sup> Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied. **Table 5. General Specifications** | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |-----------------|------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>TT</sub> | Output Termination Voltage | | V <sub>CC</sub> - 2 | | V | | | MM | ESD Protection (Machine Model) | 175 | | | V | | | НВМ | ESD Protection (Human Body Model) | 2000 | | | V | | | CDM | ESD Protection (Charged Device Model) | 1000 | | | V | | | LU | Latch-Up Immunity | 200 | | | mA | | | C <sub>IN</sub> | Input Capacitance | | 4.0 | | pF | Inputs | | θЈΑ | Thermal Resistance Junction to Ambient JESD 51-3, single layer test board JESD 51-6, 2S2P multilayer test board | | 83.1<br>73.3<br>68.9<br>63.8<br>57.4<br>59.0<br>54.4<br>52.5<br>50.4<br>47.8 | 86.0<br>75.4<br>70.9<br>65.3<br>59.6<br>60.6<br>55.7<br>53.8<br>51.5<br>48.8 | °C/W °C/W °C/W °C/W °C/W °C/W °C/W °C/W | Natural convection<br>100 ft/min<br>200 ft/min<br>400 ft/min<br>800 ft/min<br>Natural convection<br>100 ft/min<br>200 ft/min<br>400 ft/min<br>800 ft/min | | θ <sub>JC</sub> | Thermal Resistance Junction to Case | | 23.0 | 26.3 | °C/W | MIL-SPEC 883E<br>Method 1012.1 | | TJ | Operating Junction Temperature <sup>(1)</sup> (continuous operation) MTBF = 9.1 years | 0 | | 110 | °C | | <sup>1.</sup> Operating junction temperature impacts device life time. Maximum continuous operating junction temperature should be selected according to the application life time requirements (See application note AN1545 for more information). The device AC and DC parameters are specified up to 110°C junction temperature allowing the MPC9992 to be used in applications requiring industrial temperature range. It is recommended that users of the MPC9992 employ thermal modeling analysis to assist in applying the junction temperature specifications to their particular application. Table 6. DC Characteristics ( $V_{CC}$ = 3.3 V ± 5%, GND = 0V, $T_A$ = 0°C to 70°C) | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | | |---------------------------------|-------------------------------------------------|------------------------|----------|------------------------|------|------------------------------------------|--| | Differential P | ECL Clock Inputs (PCLK, PCLK) <sup>(1)</sup> | | | | • | | | | V <sub>PP</sub> | AC Differential Input Voltage <sup>(2)</sup> | 0.2 | | 1.3 | V | Differential operation | | | V <sub>CMR</sub> | Differential Cross Point Voltage <sup>(3)</sup> | 1.0 | | V <sub>CC</sub> -0.3 | V | Differential operation | | | I <sub>IN</sub> | Input Current <sup>(4)</sup> | | | ±120 | μА | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | LVCMOS Co | ntrol Inputs (VCO_SEL, PLL_EN, MR/STOR | P, REF_SEL, FSE | EL[1:0]) | | | | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V <sub>CC</sub> + 0.3 | V | LVCMOS | | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | LVCMOS | | | I <sub>IN</sub> | Input Current <sup>(4)</sup> | | | ±120 | μА | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | PECL Clock | Outputs (QA[3:0], QA[3:0], QB[2:0], QB[2:0] | , QSYNC, QSYN | C) | | | | | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> -1.025 | | V <sub>CC</sub> -0.880 | V | I <sub>OH</sub> = -30 mA | | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> -1.920 | | V <sub>CC</sub> -1.620 | V | I <sub>OL</sub> = -5 mA | | | Supply Curre | Supply Current and Voltage | | | | | | | | V <sub>CC_PLL</sub> | PLL Supply Voltage | 2.955 | | V <sub>CC</sub> | V | V <sub>CC_PLL</sub> pin | | | I <sub>CC_PLL</sub> | Maximum PLL Supply Current | | 9.0 | 12 | mA | V <sub>CC_PLL</sub> pin | | | I <sub>GND</sub> <sup>(5)</sup> | Maximum Supply Current | | 80 | 110 | mA | GND pins | | <sup>1.</sup> $V_{PP}$ (DC) is the minimum differential input voltage swing required to maintain device functionality. <sup>2.</sup> $V_{CMR}$ (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the $V_{CMR}$ (DC) range and the input swing lies within the $V_{PP}$ (DC) specification. <sup>3.</sup> Inputs have pull-down resistors affecting the input current. <sup>4.</sup> Equivalent to a termination of 50 $\Omega$ to $\mbox{V}_{\mbox{\scriptsize TT}}.$ <sup>5.</sup> Does not include output drive current which is dependant on output termination methods. Table 7. AC Characteristics $(V_{CC} = 3.3 \text{ V} \pm 5\%, \text{ GND} = 0 \text{ V}, \text{ T}_{A} = 0^{\circ}\text{C to } +70^{\circ}\text{C})^{(1)}$ | Symbol | Characteristics | | Min | Тур | Max | Unit | Condition | |---------------------------------|---------------------------------------------------------|---------------------------|-------|----------|----------------------|------|------------| | f <sub>ref</sub> | Input Reference Frequency ÷3 | 2 feedback | 25.0 | | 50.0 | MHz | PLL locked | | | | 8 feedback | 16.67 | | 33.3 | MHz | | | | - | 4 feedback | 12.5 | | 25.0 | MHz | | | | | 0 feedback | 10.0 | | 20.0 | MHz | | | | | 6 feedback | 8.33 | | 16.67 | MHz | | | | ÷16 | 0 feedback | 5.0 | | 10.0 | MHz | | | | Input Reference Frequency in PLL Bypas | s Mode <sup>(2)</sup> | | | 400 | MHz | PLL bypass | | f <sub>XTAL</sub> | Crystal Interface Frequency Range <sup>(3)</sup> | | 10 | | 20 | MHz | | | $f_{VCO}$ | VCO Frequency Range <sup>(4)</sup> | | 800 | | 1600 | MHz | | | $f_{MAX}$ | Output Frequency | ÷4 output | 200.0 | | 400.0 | MHz | PLL locked | | | | ÷8 output | 100.0 | | 200.0 | MHz | | | | | ÷12 output | 66.6 | | 133.3 | MHz | | | | | ÷16 output | 50.0 | | 100.0 | MHz | | | | | ÷20 output | 40.0 | | 80.0 | MHz | | | | | ÷24 output | 33.3 | | 66.6 | MHz | | | | | ÷48 output | 16.6 | | 33.3 | MHz | | | $V_{PP}$ | Differential Input Voltage <sup>(5)</sup> (peak-to-peak | () | 0.3 | | 1.3 | V | | | $V_{CMR}$ | Differential Input Crosspoint Voltage <sup>(6)</sup> | (PCLK) | 1.2 | | V <sub>CC</sub> -0.3 | V | | | $V_{O(P-P)}$ | Differential Output Voltage (peak-to-peak | ) (PCLK) | 0.6 | 0.8 | | V | | | t <sub>PW,MIN</sub> | Input Reference Pulse Width <sup>(7)</sup> | | 2.0 | | | ns | | | t <sub>sk(O)</sub> | Output-to-Output Skew | | | | 100 | ps | | | DC | Output Duty Cycle <sup>(8)</sup> | | 48 | 50 | 52 | % | | | $t_{JIT(CC)}$ | Cycle-to-Cycle Jitter <sup>(9)</sup> | | | 30 | 79 | ps | | | $t_{\rm JIT(PER)}$ | Period Jitter <sup>(9)</sup> | | | 43 | 106 | ps | | | $t_{JIT(\varnothing)}$ | I . | //S (1 σ) <sup>(10)</sup> | | 86 | 212 | ps | | | BW | PLL Closed Loop Bandwidth <sup>(11)</sup> ÷3 | 2 feedback | | 0.60-1.5 | | MHz | | | | ÷4 | 8 feedback | | 0.40-1.2 | | MHz | | | | ÷6 | 4 feedback | | 0.30-1.0 | | MHz | | | | - | 0 feedback | | 0.30-0.8 | | MHz | | | | | 6 feedback | | 0.20-0.7 | | MHz | | | | ÷16 | 0 feedback | | 0.15-0.4 | | MHz | | | $t_{LOCK}$ | Maximum PLL Lock Time | | | | 10 | ms | | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | | 0.05 | 1 | 1.0 | ns | 20% to 80% | - 1. AC characteristics apply for parallel output termination of 50 $\Omega$ to V<sub>TT</sub>. - 2. In bypass mode, the MPC9992 divides the input reference clock. - 3. The crystal frequency range must both meet the interface frequency range and VCO lock range divided by the feedback divider ratio: $f_{XTAL(min, max)} = f_{VCO(min, max)} \div (M \cdot VCO\_SEL)$ and 10 MHz $\leq f_{XTAL} \leq 20$ MHz. - 4. The input reference frequency must match the VCO lock range divided by the total feedback divider ratio: f<sub>ref</sub> = f<sub>VCO</sub> ÷ (M · VCO\_SEL) - 5. V<sub>PP</sub> is the minimum differential input voltage swing required to maintain AC characteristics. - 6. V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> (AC) range and the input swing lies within the V<sub>PP</sub> (AC) specification. - Calculation of reference duty cycle limits: DC<sub>REF,MIN</sub> = t<sub>PW,MIN</sub> · f<sub>REF</sub> · 100% and DC<sub>REF,MAX</sub> = 100% DC<sub>REF, MIN</sub>. E.g. at f<sub>REF</sub> = 50 MHz the input duty cycle range is 10% < DC < 90%.</li> - 8. Output duty cycle for QAx and QBx outputs. The pulse width for the QSYNC output is equal to one QAx output period $t_{QA} \pm 5\%$ . - 9. Jitter data is valid $f_{ref}$ = 25 MHz. - 10. See application section for a jitter calculation for other confidence factors than 1 $\sigma$ . - 11. -3 dB point of PLL transfer characteristics. #### **APPLICATIONS INFORMATION** #### **SYNC Output Description** The MPC9992 has a system synchronization pulse output QSYNC. In configurations with the output frequency relationships are not integer multiples of each other QSYNC provides a signal for system synchronization purposes. The MPC9992 monitors the relationship between the A bank and the B bank of outputs. The QSYNC output is asserted (logic high) one QA period in duration. The placement of the pulse is dependent on the QA and QB output frequencies ratio. Figure 3 shows the waveforms for the QSYNC output. The QSYNC output is defined for all possible combinations of the bank A and bank B outputs. Figure 3. QSYNC Timing Diagram #### **Power Supply Filtering** The MPC9992 is a mixed analog/digital product. Its analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. Random noise on the $V_{CC\ PLL}$ power supply impacts the device characteristics, for instance I/O jitter. The MPC9992 provides separate power supplies for the output buffers (V<sub>CC</sub>) and the phase-locked loop ( $V_{\mbox{\footnotesize{CC}}\mbox{\footnotesize{PLL}}}$ ) of the device. The purpose of this design technique is to isolate the high switching noise digital outputs from the relatively sensitive internal analog phase-locked loop. In a digital system environment where it is more difficult to minimize noise on the power supplies a second level of isolation may be required. The simple but effective form of isolation is a power supply filter on the V<sub>CC PLL</sub> pin for the MPC9992. Figure 4 illustrates a typical power supply filter scheme. The MPC9992 frequency and phase stability is most susceptible to noise with spectral content in the 100 kHz to 20 MHz range. Therefore the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop across the series filter resistor R<sub>F</sub>. From the data sheet the I<sub>CC\_PLI</sub> current (the current sourced through the V<sub>CC\_PLI</sub> pin) is typically 9 mA (12 mA maximum), assuming that a minimum of 2.955 V must be maintained on the $V_{CC\ PLL}$ pin. The resistor R<sub>F</sub> shown in Figure 4 must have a resistance of 10-15 $\Omega$ to meet the voltage drop criteria. Figure 4. V<sub>CC PLL</sub> Power Supply Filter The minimum values for $R_F$ and the filter capacitor $C_F$ are defined by the required filter characteristics: the RC filter should provide an attenuation greater than 40 dB for noise whose spectral content is above 100 kHz. In the example RC filter shown in Figure 4, the filter cut-off frequency is around 3-5 kHz and the noise attenuation at 100 kHz is better than 42 dB. As the noise frequency crosses the series resonant point of an individual capacitor its overall impedance begins to look inductive and thus increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. Although the MPC9992 has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL) there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter schemes discussed in this section should be adequate to eliminate power supply noise related problems in most designs. Figure 5. MPC9992 AC Test Reference #### **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NO | TO SCALE | |------------------------------------------------------|--------------------|-----------------|------------------|----------| | TITLE: | DOCUMENT NO | REV: C | | | | LOW PROFILE QUAD FLAT PA | CASE NUMBER | 8: 873A-04 | 01 APR 2005 | | | 32 LEAD, 0.8 PITCH (7 X | STANDARD: JE | IDEC MS-026 BBA | | | PAGE 1 OF 3 #### CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE #### **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | IT TO SCALE | |------------------------------------------------------|-----------------------------------------------------------------------------|----------------|------------------|-------------| | TITLE: | TITLE: LOW PROFILE QUAD FLAT PACK (LQFP) 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) | | | REV: C | | | | | | 01 APR 2005 | | JZ LLAD, 0.0 THEH (7 X | STANDARD: JE | DEC MS-026 BBA | | | PAGE 2 OF 3 #### CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE #### **PACKAGE DIMENSIONS** #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994. - A DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H. - 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C. - DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THZ LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM. - 6 DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. - 7. EXACT SHAPE OF EACH CORNER IS OPTIONAL. - $\stackrel{\bigcirc}{\mathbb{A}}$ these dimensions apply to the flat section of the lead between 0.1 Mm and 0.25 Mm from the lead tip. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | TO SCALE | |------------------------------------------------------|---------------------------------|-----------------|------------------|----------| | TITLE: | DOCUMENT NO: 98ASH70029A REV: C | | | | | LOW PROFILE QUAD FLAT P. | CASE NUMBER: 873A-04 01 APR 200 | | | | | 32 LEAD, 0.8 PITCH (7 X | STANDARD: JE | IDEC MS-026 BBA | | | PAGE 3 OF 3 CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE ### Innovate with IDT and accelerate your future networks. Contact: ## www.IDT.com #### For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 #### **For Tech Support** netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339