Data Sheet: Technical Data Document Name: MMA26xxNKW Rev. 5, 09/2012 **VRoHS** # Xtrinsic MMA26xxNKW DSI Inertial Sensor The MMA26xxNKW family, a SafeAssure solution, includes DSI2.5 compatible overdamped X-axis satellite accelerometers. #### **Features** - ±25g to ±312.5g Nominal Full-Scale Range - Selectable 180 Hz, 2-pole, 400 Hz, 4-pole, or 800 Hz, 4-pole LPF - DSI2.5 Compatible with full support of Mandatory Commands - 16 μs internal sample rate, with interpolation to 1 ms - -40°C to 125°C Operating Temperature Range - Pb-Free 16-Pin QFN, 6 by 6 Package - Qualified AECQ100, Revision G, Grade 1 (-40°C to +125°C) (http://www.aecouncil.com/) #### **Typical Applications** · Airbag Front and Side Crash Detection | | OF | RDERING INFO | RMATION | | |--------------|------|--------------|---------|-------------| | Device | Axis | Range | Package | Shipping | | MMA2602NKW | Х | 25g | 2086-01 | Tubes | | MMA2605NKW | Х | 50g | 2086-01 | Tubes | | MMA2606NKW | Х | 62.5g | 2086-01 | Tubes | | MMA2612NKW | Х | 125g | 2086-01 | Tubes | | MMA2618NKW | Х | 187g | 2086-01 | Tubes | | MMA2631NKW | Х | 312g | 2086-01 | Tubes | | MMA2602NKWR2 | Х | 25g | 2086-01 | Tape & Reel | | MMA2605NKWR2 | Х | 50g | 2086-01 | Tape & Reel | | MMA2606NKWR2 | Х | 62.5g | 2086-01 | Tape & Reel | | MMA2612NKWR2 | Х | 125g | 2086-01 | Tape & Reel | | MMA2618NKWR2 | Х | 187g | 2086-01 | Tape & Reel | | MMA2631NKWR2 | Х | 312g | 2086-01 | Tape & Reel | For user register array programming, please consult your Freescale representative. # MMA26xxNKW # **Application Diagram** Figure 1. Application Diagram | | External Component Recommendations | | | | | | | | | | |---------|------------------------------------|------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|--|--| | Ref Des | Туре | Description | Purpose | | | | | | | | | C1 | Ceramic | 100 pF ≤ C1 ≤ 1000 pF 10%, 50V, X7R | BUSIN Power Supply Decoupling, ESD | | | | | | | | | C3 | Ceramic, Tantalum | $1~\mu F \le C3 \le 100~\mu F,~10\%,~50V,~X7R$ | Reservoir Capacitor for Keep Alive during Signaling | | | | | | | | | C4 | Ceramic | 1 μF, 10%, 10V, X7R | Voltage Regulator Output Capacitor (C <sub>REG</sub> ) | | | | | | | | | C5 | Ceramic | 1 μF, 10%, 10V, X7R | Voltage Regulator Output Capacitor (C <sub>REGA</sub> ) | | | | | | | | # **Device Orientation** Figure 2. Device Orientation Diagram # **Internal Block Diagram** Figure 3. Block Diagram # 1 Pin Connections Figure 4. Pinout **Table 1. Pin Description** | | Pin | | | |-----|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Name | Formal Name | Definition | | 1 | TEST2 | Test Pin | This pin must be left unconnected in the application. | | 2 | TEST3 | Test Pin | This pin must be grounded in the application. | | 3 | TEST1 | Test Pin | This pin must be grounded in the application. | | 4 | BUSRTN | Ground | This pin is the common return for power and signalling. | | 5 | PCM | PCM<br>Output | This pin provides a 4 MHz PCM signal proportional to the acceleration data for test purposes. The output can be enabled or disabled via OTP. If unused, this pin must be left unconnected in the application. Reference Section 3.5.3.6. | | 6 | VSSB | Ground | This pin must be grounded in the application. | | 7 | BUSIN | Supply /<br>Comm | This pin is connected to the DSI positive bus node and provides the power supply and communication to the system master. An external capacitor must be connected to between this pin and the BUSRTN pin. Reference Figure 1. | | 8 | HCAP | Hold Capacitor | This pin rectifies the supply voltage on the BUSIN pin to create the supply voltage for the device. An external capacitor must be connected between this pin and the BUSRTN pin to store energy for operation during master communication signalling. Reference Figure 1. | | 9 | C <sub>REG</sub> | Digital<br>Supply | This pin is connected to the power supply for the internal digital circuitry. An external capacitor must be connected between this pin and V <sub>SS</sub> . Reference Figure 1. | | 10 | TEST4 | Test Pin | This pin must be grounded in the application. | | 11 | C <sub>REGA</sub> | Analog<br>Supply | This pin is connected to the power supply for the internal analog circuitry. An external capacitor must be connected between this pin and $V_{SSA}$ . Reference Figure 1. | | 12 | VSSA | Analog GND | This pin is the power supply return node for analog circuitry. | | 13 | TEST5 | Test Pin | This pin enables test mode, and provides the SPI programming voltage in test mode. This pin is must be grounded in the application. | | 14 | TEST6 | Test Pin | This pin must be grounded in the application. | | 15 | TEST7 | Test Pin | This pin must be grounded in the application. | | 16 | V <sub>SS</sub> | Digital GND | This pin is the power supply return node for the digital circuitry. | | 17 | PAD | Die Attach Pad | This pin is the die attach flag, and should be connected to VSS in the application. Reference Section 5. | | | Corner<br>Pads | Corner Pads | The corner pads are internally connected to V <sub>SS</sub> . | #### MMA26xxNKW # 2 Electrical Characteristics # 2.1 Maximum Ratings Maximum ratings are the extreme limits to which the device can be exposed without permanently damaging it. Do not apply voltages higher than those shown in the table below. | # | Rating | Symbol | Value | Unit | |---------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------|-------------| | 1<br>2 | Supply Voltage (continuous) (BUSIN, HCAP)<br>Supply Voltage (pulsed < 400 ms, repetition rate 60s) (BUSIN, HCAP) | V <sub>CC</sub> | -0.3 to +30.0<br>-0.3 to +34.0 | V | | 3 | C <sub>REG</sub> , C <sub>REGA,</sub> PCM, TEST1, TEST2, TEST3, TEST4, TEST5, TEST6, TEST7 | | -0.3 to +3.0 | V | | 4<br>5 | BUSIN, BUSRTN and H <sub>CAP</sub> Current<br>Maximum duration 1 s<br>Continuous | I <sub>IN</sub> | 400<br>75 | mA<br>mA | | 6 | Powered Shock (six sides, 0.5 ms duration) | 9 <sub>pms</sub> | ±2000 | g | | 7 | Unpowered Shock (six sides, 0.5 ms duration) | 9shock | ±2000 | g | | 8 | Drop Shock (to concrete, tile or steel surface, 10 drops, any orientation) | h <sub>DROP</sub> | 1.2 | m | | 9<br>10<br>11 | Electrostatic Discharge (per AECQ100)<br>HBM (100 pF, 1.5 k $\Omega$ )<br>CDM (R = 0 $\Omega$ )<br>MM (200 pF, 0 $\Omega$ ) | V <sub>ESD</sub><br>V <sub>ESD</sub><br>V <sub>ESD</sub> | ±2000<br>±500<br>±200 | V<br>V<br>V | | 12<br>13 | Temperature Range<br>Storage<br>Junction | T <sub>stg</sub><br>T <sub>J</sub> | -40 to +125<br>-40 to +150 | °C | | 14 | Thermal Resistance | θ <sub>JC</sub> | 2.5 | °C/W | # 2.2 Operating Range The operating ratings are the limits normally expected in the application. $V_L \leq (V_{CC} - V_{SS}) \leq V_H, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ \text{K/min, unless otherwise specified.}$ | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------|--------------------------------------------|---------------------------------------|-------------------------------|-----|--------------------------------|----------|------------------| | 15<br>16 | Supply Voltage V <sub>HCAP</sub> BUSIN | V <sub>HCAP</sub><br>V <sub>BUS</sub> | V <sub>L</sub><br>6.3<br>-0.3 | | V <sub>H</sub><br>30<br>30 | V | (1,12)<br>(1,12) | | 17 | Programming Voltage Applied to BUSIN (DSI) | V <sub>PP</sub> | 14.0 | _ | 30.0 | V | (3) | | 18 | Programming Current<br>BUSIN | I <sub>PP</sub> | 85 | _ | _ | mA | (3) | | 19<br>20 | Operating Temperature Range | T <sub>A</sub><br>T <sub>A</sub> | T <sub>L</sub><br>-40<br>-40 | | T <sub>H</sub><br>+105<br>+125 | °C<br>°C | (1)<br>(3) | # 2.3 Electrical Characteristics - Supply and I/O $V_L \leq (V_{CC} - V_{SS}) \leq V_H, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ \text{K/min, unless otherwise specified}.$ | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------|------------------------------|------------------------------|--------------|------------------------------| | 21 | Quiescent Supply Current * | I <sub>DD</sub> | _ | _ | 8.0 | mA | (1) | | 22 | Inrush Current (excluding HCAP Capacitor charge current) Power On until V <sub>REG</sub> Stable | I <sub>INRUSH</sub> | _ | _ | 20 | mA | (3) | | 23<br>24 | Internally Regulated Voltages VREG VREGA | V <sub>REG</sub><br>V <sub>REGA</sub> | 2.425<br>2.425 | 2.50<br>2.50 | 2.575<br>2.575 | V | (1)<br>(1) | | 25<br>26<br>27 | V <sub>HCAP</sub> Under-Voltage Detection (See Figure 5) Under-Voltage Detection Threshold V <sub>HCAP</sub> Recovery Threshold Hysteresis (V <sub>PORHCAP_r</sub> - V <sub>PORHCAP_f</sub> ) | V <sub>PORHCAP_f</sub><br>V <sub>PORHCAP_r</sub><br>V <sub>HYST_HCAP</sub> | 5.8<br>—<br>70 | 6.0<br>—<br>100 | 6.2<br>6.3<br>140 | V<br>V<br>mV | (3,6)<br>(3,6)<br>(3) | | 28<br>29<br>30<br>31 | V <sub>REGA</sub> Falling Hysteresis V <sub>REG</sub> | VPORVREG_f<br>VPORVREGA_f<br>VHYST_VREG<br>VHYST_VREGA | 2.15<br>2.15<br>0.05<br>0.05 | 2.25<br>2.25<br>0.10<br>0.10 | 2.40<br>2.40<br>0.15<br>0.15 | V<br>V<br>V | (3.6)<br>(3.6)<br>(3)<br>(3) | | 32<br>33 | | C <sub>REG</sub> , C <sub>REGA</sub><br>R <sub>CREGESR</sub> ,<br>R <sub>CREGAESR</sub> | 500<br>— | 1000<br>— | 1500<br>200 | nF<br>mΩ | (9)<br>(9) | | 34 | Output High Voltage (PCM)<br>I <sub>Load</sub> = 100 µA | V <sub>OH</sub> | V <sub>REG</sub> - 0.1 | _ | _ | V | (9) | | 35 | Output Low Voltage (PCM)<br>I <sub>Load</sub> = 100 μA | V <sub>OL</sub> | _ | | 0.1 | V | (9) | # 2.4 Electrical Characteristics - DSI $V_L \leq (V_{CC} - V_{SS}) \leq V_H, \, T_L \leq T_A \leq T_H, \, \Delta T \leq 25 \, \, \text{K/min, unless otherwise specified}$ | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|-------------|------------|--------------------------|------------| | 36 | $ \begin{array}{l} \text{HCAP Rectifier Leakage Current} \\ \text{V}_{\text{BUSIN}} = \text{0V}, \text{V}_{\text{HCAP}} = 9.0 \text{V} \end{array} $ | I <sub>RLKG</sub> | _ | _ | 100 | μА | (1) | | 37<br>38 | BUSIN to HCAP Rectifier Voltage Drop (V <sub>BUSIN</sub> = 7V) $I_{HCAP} = -15 \text{ mA} \\ I_{HCAP} = -100 \text{ mA}$ * | V <sub>RECT</sub><br>V <sub>RECT</sub> | _<br>_ | 0.75<br>0.9 | 1.0<br>1.2 | V | (1)<br>(1) | | 39<br>40 | BUSIN Bias Current $V_{BUSIN}=8.0V,\ V_{HCAP}=9.0V\\ V_{BUSIN}=4.5V,\ V_{HCAP}=24V,\ No\ Response\ Current$ | I <sub>BUSIN_BIAS</sub><br>I <sub>BUSIN_BIAS</sub> | 0<br>0 | _<br>_ | 100<br>100 | μ <b>Α</b><br>μ <b>Α</b> | (1)<br>(1) | | 41 | BUSIN Response Current $V_{BUSIN} = 4.0V$ | I <sub>RESP</sub> | 9.9 | 11 | 12.1 | mA | (1) | | 42<br>43 | BUSIN Logic Thresholds Signal Threshold * Frame Threshold * | V <sub>THS</sub><br>V <sub>THF</sub> | 2.8<br>5.5 | 3.0<br>6.0 | 3.2<br>6.5 | V | (1)<br>(1) | | 44<br>45 | BUSIN Logic Hysteresis Signal * Frame * | V <sub>HYSS</sub><br>V <sub>HYSF</sub> | 30<br>100 | _<br>_ | 90<br>300 | mV<br>mV | (3)<br>(3) | # 2.5 Electrical Characteristics - Signal Chain $V_L \leq (V_{CC} - V_{SS}) \leq V_H, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ \text{K/min, unless otherwise specified}.$ | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|----------------------------------------------------|-----------|-------------------------------------------|----------------------------------------------------------| | 46<br>47<br>48<br>49<br>50<br>51 | Sensitivity (10-bit @ 100 Hz referenced to 0 Hz) 25g Range 50g Range 62.5g Range 125g Range 187g Range 312g Range Total Sensitivity Error (including non-linearity) | SENS<br>SENS<br>SENS<br>SENS<br>SENS<br>SENS | _<br>_<br>_<br>_<br>_ | 20.48<br>10.24<br>8.192<br>4.096<br>2.731<br>1.638 | | LSB/g<br>LSB/g<br>LSB/g<br>LSB/g<br>LSB/g | (1,14)<br>(1,14)<br>(1,14)<br>(1,14)<br>(1,14)<br>(1,14) | | 52<br>53 | T <sub>A</sub> = 25°C * | ΔSENS_25<br>ΔSENS | -5<br>-7 | _<br>_ | +5<br>+7 | %<br>% | (1)<br>(1) | | 54 | Digital Offset<br>10-bit output * | OFF <sub>10Bit</sub> | 460 | 512 | 564 | LSB | (1) | | 55<br>56 | | RANGE <sub>ACC</sub><br>RANGE <sub>ERR</sub> | <u>1</u> | 0 | 1023<br>— | LSB<br>LSB | (3)<br>(3) | | 57<br>58 | Cross-Axis Sensitivity Z-axis to X-axis Y-axis to X-axis | V <sub>ZX</sub><br>V <sub>YX</sub> | -5<br>-5 | | +5<br>+5 | %<br>% | (3)<br>(3) | | 59 | ADC Output Noise Peak (1 Hz - 1 kHz, 10-Bit) | n <sub>SD</sub> | -4 | _ | +4 | LSB | (3) | | 60 | System Output Noise (10-Bit, RMS, All Ranges) | n <sub>RMS</sub> | _ | _ | +1.2 | LSB | (3) | | 61<br>62 | 3 3 3 3 | NL <sub>OUT_sub50g</sub><br>NL <sub>OUT_sub250g</sub> | -2<br>-2 | _<br>_ | +2<br>+2 | %<br>% | (3)<br>(3) | # 2.6 Electrical Characteristics - Self-Test and Overload $V_L \leq (V_{CC} - V_{SS}) \leq V_H, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ \text{K/min, unless otherwise specified}.$ | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------|------------------------------------|------|---------------------------------|-----------------------------------------| | 63 | Acceleration (without hitting internal g-cell stops)<br>±25g, ±50g, ±62.5g, ±125g | gg-cell_Clip60X | 400 | 456 | 500 | g | (9) | | 64 | Acceleration (without hitting internal g-cell stops) ±187g, ±312g | 9g-cell_Clip240X | 1750 | 2065 | 2300 | g | (9) | | 65 | Σ∆ and Sinc Filter Clipping Limit<br>±25g | 9ADC_Clip60X | 98 | 108 | 121 | g | (9) | | 66 | Σ∆ and Sinc Filter Clipping Limit<br>±50g | 9ADC_Clip60X | 191 | 210 | 232 | g | (9) | | 67 | Σ∆ and Sinc Filter Clipping Limit<br>±62.5g | 9ADC_Clip60X | 191 | 210 | 232 | g | (9) | | 68 | Σ∆ and Sinc Filter Clipping Limit<br>±125g | 9ADC_Clip120X | 353 | 379 | 409 | g | (9) | | 69 | Σ∆ and Sinc Filter Clipping Limit ±187g | 9ADC_Clip240X | 1690 | 1876 | 2106 | g | (9) | | 70 | Σ∆ and Sinc Filter Clipping Limit<br>±312g | 9ADC_Clip480X | 1690 | 1876 | 2106 | g | (9) | | 71<br>72<br>73<br>74<br>75<br>76 | Deflection, 10-Bit, Self-Test - Offset, 30 sample ave, T <sub>A</sub> = 25°C) ±25g Range | ADFLCT_X25<br>ADFLCT_X50<br>ADFLCT_X62<br>ADFLCT_X125<br>ADFLCT_X187<br>ADFLCT_X312 | _<br>_<br>_<br>_<br>_ | 246<br>123<br>98<br>49<br>82<br>49 | | LSB<br>LSB<br>LSB<br>LSB<br>LSB | (1)<br>(1)<br>(1)<br>(1)<br>(1)<br>(1)) | | 77 | Self-test deflection range, T <sub>A</sub> = 25 °C | ΔDFLCT | -10 | | +10 | % | (1) | | 78 | Self-test deflection range, $T_L \le T_A \le T_H$ | ΔDFLCT | -20 | _ | +20 | % | (1) | # 2.7 Dynamic Electrical Characteristics - DSI $V_L \leq (V_{CC} - V_{SS}) \leq V_H, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ \text{K/min, unless otherwise specified}.$ | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|----------------------------------|----------------------------------------| | 79<br>80<br>81<br>82 | Reset Recovery (See Figure 20) POR negated to 1st DSI Command (Initialization Command) POR negated to Acceleration Data Valid (Including LPF Init) DSI Clear Command to 1st DSI Command (Initialization Command) DSI Clear Command to Acceleration Data Valid (Including LPF Init) | t <sub>DSI_INIT</sub> t <sub>DSP_INIT</sub> t <sub>DSI_INIT</sub> t <sub>DSP_INIT</sub> | _<br>_<br>_<br>_ | 400 / f <sub>OSC</sub><br>—<br>400 / f <sub>OSC</sub> | 10000 / f <sub>OSC</sub> | s<br>s<br>s<br>s | (7)<br>(7)<br>(7)<br>(7) | | 83 | HCAP Under-Voltage Reset Delay (See Figure 5) V <sub>HCAP</sub> < V <sub>PORHCAP_f</sub> to POR assertion | <sup>t</sup> HCAP_POR | _ | 880 / f <sub>OSC</sub> | _ | s | (7) | | 84 | V <sub>REG</sub> Under-Voltage Reset Delay (See Figure 6) V <sub>REG</sub> < V <sub>PORVREG_f</sub> to POR assertion | t <sub>VREG_POR</sub> | _ | _ | 5 | μS | (3) | | 85 | V <sub>REGA</sub> Under-Voltage Reset Delay (See Figure 7) V <sub>REGA</sub> < V <sub>PORVREGA_f</sub> to POR assertion | t <sub>VREGA_POR</sub> | _ | _ | 5 | μS | (3) | | 86<br>87<br>88 | V <sub>REG</sub> , V <sub>REGA</sub> Capacitor Monitor POR to first Capacitor Test Disconnect Disconnect Time () Disconnect Rate () | tPOR_CAPTEST tCAPTEST_TIME tCAPTEST_RATE | _<br>_<br>_ | 12000 / f <sub>OSC</sub><br>6 / f <sub>OSC</sub><br>256 / f <sub>OSC</sub> | _<br>_<br>_ | s<br>s<br>s | (7)<br>(7)<br>(7) | | 89 | Communication Data Rate | D <sub>RATE</sub> | 100 | _ | 200 | kbps | (7) | | 90 | Loss of Signal Reset Time<br>Maximum time below frame threshold | t <sub>TO</sub> | 2.00 | _ | 4.00 | ms | (7) | | 91 | BUSIN Response Current Slew Rate<br>1.0 mA to 9.0 mA, 9.0 to 1.0 mA | t <sub>ITR</sub> | 0.33 | _ | 10.0 | mA/μs | (3) | | 92<br>93 | BUSIN Timing to Response Current BUSIN Negative Voltage Transition =3.0V to I <sub>RSP</sub> = 7.0 mA rise BUSIN Negative Voltage Transition =3.0V to I <sub>RSP</sub> = 5.0 mA fall | t <sub>RSP_R</sub><br>t <sub>RSP_F</sub> | _ | _ | 2.50<br>2.50 | μ <b>s</b><br>μ <b>s</b> | (7)<br>(7) | | 94<br>95 | DSI BUSIN Signal Duty Cycle Logic '0' Logic '1' * | D <sub>CL</sub><br>D <sub>CH</sub> | 10<br>60 | 33<br>67 | 40<br>90 | %<br>% | (7)<br>(7) | | 96<br>97<br>98 | Inter-frame Separation Time (See Figure 8) Following Read Write NVM Command Following Initialization Following other DSI bus commands | t <sub>IFS</sub><br>t <sub>IFS</sub> | 12<br>20<br>20 | | | ms<br>μs<br>μs | (7)<br>(7)<br>(7) | | 99 | DSI Data Latency | t <sub>LAT_DSI</sub> | 4 / f <sub>OSC</sub> | _ | 5 / f <sub>OSC</sub> | s | (7) | | 100<br>101<br>102<br>103<br>104<br>105 | Self-Test Response Time Self-Test Activation time (EOF $_{Slave}$ to 90% $_{\Delta}$ DFLCT $_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{$ | tst_act_180<br>tst_deact_180<br>tst_act_400<br>tst_deact_400<br>tst_deact_800<br>tst_deact_800 | 2.00<br>2.00<br>1.00<br>1.00<br>0.50<br>0.50 | _<br>_<br>_<br>_<br>_ | 5.00<br>5.00<br>2.50<br>2.50<br>1.75<br>1.75 | ms<br>ms<br>ms<br>ms<br>ms<br>ms | (7)<br>(7)<br>(7)<br>(7)<br>(7)<br>(7) | | 106 | Error Detection Response Time<br>Mirror Register CRC Error to Status Flag (S) set (Factory or User Array) | t <sub>CRC_Err</sub> | _ | 75 / f <sub>OSC</sub> | _ | s | (7) | # 2.8 Dynamic Electrical Characteristics - Signal Chain $V_L \le (V_{CC} - V_{SS}) \le V_H, T_L \le T_A \le T_H, \Delta T \le 25$ K/min, unless otherwise specified. | # | Characteristic | Symbol | Min | Тур | Max | Units | | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------|----------------------------------|-----------------------------|-------------------------------|----------------------------------------| | 107 | Internal Oscillator Frequency * | fosc | 3.80 | 4 | 4.20 | MHz | (1) | | 108 | Data Interpolation Latency | t <sub>LAT_INTERP</sub> | 64 / f <sub>OSC</sub> | _ | 65 / f <sub>OSC</sub> | S | (7) | | 109<br>110<br>111<br>112<br>113<br>114 | DSP Low-Pass Filter Cutoff frequency LPF0 (referenced to 0 Hz) Filter Order LPF0 Cutoff frequency LPF1 (referenced to 0 Hz) Filter Order LPF1 Cutoff frequency LPF2 (referenced to 0 Hz) Filter Order LPF2 | f <sub>C_LPF0</sub> OLPF0 f <sub>C_LPF1</sub> OLPF1 f <sub>C_LPF2</sub> O <sub>LPF2</sub> | 171<br>—<br>380<br>—<br>760 | 180<br>2<br>400<br>4<br>800<br>4 | 189<br>—<br>420<br>—<br>840 | Hz<br>1<br>Hz<br>1<br>Hz<br>1 | (7)<br>(7)<br>(7)<br>(7)<br>(7)<br>(7) | | 115<br>116 | Sensing Element Rolloff Frequency (-3 db)<br>±25g, ±50g, ±62.5g, ±125g<br>±187g, ±312g | f <sub>gcell_3dB_xlo</sub><br>f <sub>gcell_3dB_xhi</sub> | 938<br>3952 | _<br>_ | 2592<br>14370 | Hz<br>Hz | (9)<br>(9) | | 117<br>118 | Sensing Element Natural Frequency<br>±25g, ±50g, ±62.5g, ±125g<br>±187g, ±312g | f <sub>gcell_xlo</sub><br>f <sub>gcell_xhii</sub> | 12651<br>26000 | _<br>_ | 13871<br>28700 | Hz<br>Hz | (9)<br>(9) | | 119<br>120 | Sensing Element Damping Ratio<br>±25g, ±50g, ±62.5g, ±125g<br>±187g, ±312g | ζgcell_xlo<br>ζgcell_xhi | 2.760<br>1.260 | | 6.770<br>3.602 | _<br>_ | (9)<br>(9) | | 121<br>122 | Sensing Element Delay (@100 Hz)<br>±25g, ±50g, ±62.5g, ±125g<br>±187g, ±312g | f <sub>gcell_delay100_xlo</sub><br>f <sub>gcell_delay100_xhi</sub> | 63<br>13 | _<br>_ | 170<br>40 | μs<br>μs | (9)<br>(9) | | 123 | Package Resonance Frequency | f <sub>Package</sub> | 100 | _ | _ | kHz | (9) | #### Notes - 1. Parameters tested 100% at final test at -40°C, 25°C, and 105°C. - 2. Parameters tested 100% at probe. - 3. Verified by characterization. - 4. \* Indicates critical characteristic. - 5. Verified by qualification testing, not tested in production. - 6. Parameters verified by pass/fail testing in production. - 7. Functionality guaranteed by modeling, simulation and/or design verification. Circuit integrity assured through IDDQ and scan testing. Timing is determined by internal system clock frequency. - 8. Verified by user system level characterization, not tested in production, or at component level. - 9. Verified by Simulation. - 10. Measured at final test. Self-test activation occurs under control of the test program. - 11. Thermal resistance between the die junction and the exposed pad; cold plate is attached to the exposed pad. - 12.Maximum voltage characterized. Minimum voltage tested 100% at final test. Maximum voltage tested 100% to 24V at final test. - 13.N/A. - 14. Sensitivity, and overload capability specifications will be reduced when 80Hz filter is selected. - 15. Filter cutoff frequencies are directly dependent upon the internal oscillator frequency. - 16. Target values. Actual values to be determined during device characterization. Figure 5. V<sub>HCAP</sub> Under-Voltage Detection Figure 6. V<sub>REG</sub> Under-Voltage Detection Figure 7. V<sub>REGA</sub> Under-Voltage Detection Figure 8. DSI Bus Inter-frame Timing # 3 Functional Description ### 3.1 User Accessible Data Array A user accessible data array allows for each device to be customized. The array consists of an OTP factory programmable array, an OTP user programmable array, and read only registers for device status. The OTP arrays incorporate independent error detection circuitry for fault detection (reference Section 3.2). Portions of the factory programmable array are reserved for factory-programmed trim values. The user accessible data is shown in the table below. Table 2. User Accessible Data | Byte | | Nibble Addr | | Bit Fu | nction | | Nibble Addr | | Bit Fu | nction | | _ | |-----------------|----------|-------------|---------|---------|---------|---------|-------------|---------|---------|-----------|-----------|------| | Addr<br>RA[3:0] | Register | WA[3:0] | 7 | 6 | 5 | 4 | (WA[3:0]) | 3 | 2 | 1 | 0 | Туре | | \$00 | SN0 | | SN[7] | SN[6] | SN[5] | SN[4] | | SN[3] | SN[2] | SN[1] | SN[0] | | | \$01 | SN1 | | SN[15] | SN[14] | SN[13] | SN[12] | | SN[11] | SN[10] | SN[9] | SN[8] | F | | \$02 | SN2 | | SN[23] | SN[22] | SN[21] | SN[20] | | SN[19] | SN[18] | SN[17] | SN[16] | F | | \$03 | SN3 | | SN[31] | SN[30] | SN[29] | SN[28] | | SN[27] | SN[26] | SN[25] | SN[24] | | | \$04 | TYPE | | LPF[1] | LPF[0] | 1 | 0 | | RNG[3] | RNG[2] | RNG[1] | RNG[0] | | | \$05 | DEVCFG | | DEVID | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | | | \$06 | DEVCFG1 | | 0 | 0 | 0 | 0 | | 0 | 0 | AT_OTP[1] | AT_OTP[0] | | | \$07 | DEVCFG2 | Ì | LOCK_U | 0 | PCM | 0 | - | ADDR[3] | ADDR[2] | ADDR[1] | ADDR[0] | | | \$08 | UD01 | Ì | UD01[7] | UD01[6] | UD01[5] | UD01[4] | - | UD01[3] | UD01[2] | UD01[1] | UD01[0] | | | \$09 | UD02 | Reference | UD02[7] | UD02[6] | UD02[5] | UD02[4] | Reference | UD02[3] | UD02[2] | UD02[1] | UD02[0] | U/F | | \$0A | UD03 | Table 39 | UD03[7] | UD03[6] | UD03[5] | UD03[4] | Table 39 | UD03[3] | UD03[2] | UD03[1] | UD03[0] | U/F | | \$0B | UD04 | | UD04[7] | UD04[6] | UD04[5] | UD04[4] | | UD04[3] | UD04[2] | UD04[1] | UD04[0] | | | \$0C | UD05 | | UD05[7] | UD05[6] | UD05[5] | UD05[4] | | UD05[3] | UD05[2] | UD05[1] | UD05[0] | | | \$0D | UD06 | Ì | UD06[7] | UD06[6] | UD06[5] | UD06[4] | - | UD06[3] | UD06[2] | UD06[1] | UD06[0] | | | \$0E | UD07 | İ | UD07[7] | UD07[6] | UD07[5] | UD07[4] | | UD07[3] | UD07[2] | UD07[1] | UD07[0] | | | \$0F | UD08 | | UD08[7] | UD08[6] | UD08[5] | UD08[4] | | 0 | 0 | 0 | 0 | | Type codes F: Freescale programmed OTP location U/F: User and/or Freescale programmed OTP location. Note: Unused and Unprogrammed Spare bits always read '0'. #### 3.1.1 Device Serial Number Registers A unique serial number is programmed into the serial number registers of each device during manufacturing. The serial number is composed of the following information: | Bit Range | Content | |-----------|---------------| | SN[12:0] | Serial Number | | SN[31:13] | Lot Number | Serial numbers begin at 1 for all produced devices in each lot, and are sequentially assigned. Lot numbers begin at 1 and are sequentially assigned. No lot will contain more devices than can be uniquely identified by the 13-bit serial number. Depending on lot size and quantities, all possible lot numbers and serial numbers may not be assigned. The serial number registers are included in the factory programmed OTP CRC verification. Reference Section 3.2.1 for details regarding the CRC verification. Beyond this, the contents of the serial number registers have no impact on device operation or performance, and are only used for traceability purposes. # 3.1.2 Device Type Register (TYPE) The Device Type Register is an OTP configuration register which contains device configuration information. Bit 5 - Bit 0 are factory programmed and are included in the factory programmed OTP CRC verification. These bits are read only to the user. Bit 7 - Bit 6 are user programmable OTP bits and are included in the user programmable OTP error detection. **Table 3. Factory Configuration Register** | Loca | ation | Bit | | | | | | | | | | |---------|----------|-----------|--------|--------|---|---|---------|--------|--------|--------|--------| | RA[3:0] | Register | WA[3:0] | 7 | 6 | 5 | 4 | WA[3:0] | 3 | 2 | 1 | 0 | | \$04 | TYPE | Bnk0 \$08 | LPF[1] | LPF[0] | 1 | 0 | | RNG[3] | RNG[2] | RNG[1] | RNG[0] | | Factory | Default | | 0 | 0 | 1 | 0 | | 0 | 0 | 0 | 0 | #### 3.1.2.1 Low-Pass Filter Selection Bits (LPF[1:0]) (TYPE[7:6]) The Low-Pass Filter selection bit selects between one of three low-pass filter options. These bits can be factory or user programmed. | LPF[1] | LPF[0] | Low-Pass Filter Selected | | |--------|------------------------------|--------------------------|--| | 0 | 0 | 400 Hz, 4-Pole | | | 0 | 0 1 Not Enabled <sup>1</sup> | | | | 1 | 0 | 180 Hz, 2-Pole | | | 1 | 1 | 800 Hz, 4-Pole | | This filter option is not implemented. LPF[1:0] must not be set to this value to guarantee proper operation and performance. ### 3.1.2.2 Range Selection Bits (RNG[3:0]) (TYPE[3:0]) The Range Selection Bits indicate the full-scale range of the device, as shown below. These bits are factory programmed. | RNG[3] | RNG[2] | RNG[1] | RNG[0] | Full-Scale Range | g-Cell Design | |--------|--------|--------|--------|------------------|---------------| | 0 | 0 | 0 | 0 | N/A | N/A | | 0 | 0 | 0 | 1 | 25g | Medium-g | | 0 | 0 | 1 | 0 | 50g | Medium-g | | 0 | 0 | 1 | 1 | 62g | Medium-g | | 0 | 1 | 0 | 0 | 125g | Medium-g | | 0 | 1 | 0 | 1 | 187g | High-g | | 0 | 1 | 1 | 0 | 312g | High-g | | 0 | 1 | 1 | 1 | N/A | N/A | | 1 | 0 | 0 | 0 | | | | 1 | 0 | 0 | 1 | | | | 1 | 0 | 1 | 0 | | | | 1 | 0 | 1 | 1 | Reserved | N/A | | 1 | 1 | 0 | 0 | 1/6261.660 | IN/A | | 1 | 1 | 0 | 1 | | | | 1 | 1 | 1 | 0 | | | | 1 | 1 | 1 | 1 | | | # 3.1.3 Device Configuration Register (DEVCFG) The Device configuration register is a user programmable OTP register which contains device configuration information. This register is included in the user register error detection. Refer to Section 3.2.2 for details regarding the user programmable OTP array error detection. **Table 4. Device Configuration Register** | Loca | ation | Bit | | | | | | | | | | |---------|----------|-----------|-------|---|---|---|-----------|---|---|---|---| | RA[3:0] | Register | WA[3:0] | 7 | 6 | 5 | 4 | WA[3:0] | 3 | 2 | 1 | 0 | | \$05 | DEVCFG | Bnk0 \$0A | DEVID | 0 | 0 | 0 | Bnk0 \$09 | 0 | 0 | 0 | 0 | | Factory | Default | | 1 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | #### 3.1.3.1 Device ID Bit (DEVCFG[7]) The Device ID Bit is a user programmable bit which allows the user to select between two device IDs. The Device ID is transmitted in response to the Request ID DSI command. Reference Section 4.2.1.5 for more information regarding the Request ID DSI command. This bit can be factory or user programmed. | DEVID | Device ID | |-------|-----------| | 0 | '00110' | | 1 | '00100' | #### 3.1.4 Device Configuration Register 1 (DEVCFG1) The Device configuration register is a user programmable OTP register which contains device configuration information. This register is included in the user register error detection. Refer to Section 3.2.2 for details. **Table 5. Device Configuration Register 1** | Loca | ation | | Bit | | | | | | | | | |---------|----------|-----------|-----|---|---|---|-----------|---|---|-----------|-----------| | RA[3:0] | Register | WA[3:0] | 7 | 6 | 5 | 4 | WA[3:0] | 3 | 2 | 1 | 0 | | \$06 | DEVCFG1 | Bnk2 \$06 | 0 | 0 | 0 | 0 | Bnk1 \$06 | 0 | 0 | AT_OTP[1] | AT_OTP[0] | | Factory | Default | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | #### 3.1.4.1 Attribute Bits (AT\_OTP[1:0], DEVCFG1[1:0]) The Attribute Bits are user defined bits which are transmitted in response to the Request Status, Disable Self-Test Stimulus or Enable Self-Test Stimulus DSI commands. The transmitted values are qualified by the LOCK\_U bit as shown in the table below. These bits can be factory or user programmed. | LOCK_U | DEVCFG | 1 Values | DSI Transmitted Values | | | | |--------|-----------|-----------|------------------------|---|--|--| | LOOK_0 | AT_OTP[1] | AT_OTP[0] | AT[1] AT[0] | | | | | 0 | X | X | 1 | 0 | | | | | 0 | 0 | 0 | 0 | | | | 1 | 0 | 1 | 0 | 1 | | | | | 1 | 0 | 1 | 0 | | | | | 1 | 1 | 1 | 1 | | | ### 3.1.5 Device Configuration Register 2 (DEVCFG2) Device configuration register 2 is a user programmable OTP register which contains device configuration information. This register is included in the user register error detection. Refer to Section 3.2.2 for details. **Table 6. Device Configuration Register 2** | Loca | ation | Bit | | | | | | | | | | |---------|----------|--------------------------------------------------|--------|---|-----|---|-----------|---------|---------|---------|---------| | RA[3:0] | Register | WA[3:0] | 7 | 6 | 5 | 4 | WA[3:0] | 3 | 2 | 1 | 0 | | \$07 | DEVCFG2 | Bnk0 \$07<br>Bnk2 \$07<br>Bnk3 \$07<br>Bnk3 \$0F | LOCK_U | 0 | PCM | 0 | Bnk1 \$07 | ADDR[3] | ADDR[2] | ADDR[1] | ADDR[0] | | Factory | Default | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | #### 3.1.5.1 User Configuration Lock Bit (LOCK U, DEVCFG2[7]) The LOCK\_U bit is a factory or user programmed OTP bit which inhibits writes to the user configuration array when active. Reference Section 3.2.2 for details regarding the LOCK\_U bit and error detection. #### 3.1.5.2 PCM Bit (DEVCFG2[5]) The PCM Bit enables the PCM output pin. When the PCM bit is set, the PCM output pin is active and outputs a Pulse Code Modulated signal proportional to the acceleration response. Reference Section 3.5.3.6 for more information regarding the PCM output. When the PCM output is cleared, the PCM output pin is actively pulled low. This bit can be factory or user programmed. #### 3.1.5.3 Device Address (ADDR[3:0], DEVCFG2[3:0]) The Device Address bits define the preprogrammed DSI Bus device address. If the Device Address bits are programmed to '0000', there is not preprogrammed address, and the address must be assigned via the Initialization DSI command. Reference Section 4.2.1.1 for more details regarding the Initialization DSI command. These bits can be factory or user programmed. #### 3.1.6 User Data Registers (UDx) The User Data Registers are user programmable OTP register which can be programmed with user or assembly specific information. These registers have no impact on the device performance, but are included in the user register error detection. Refer to Section 3.2.2 for details. | Loca | ation | | Bit | | | | | | | | | |---------|----------|-----------|---------|---------|---------|---------|-----------|---------|---------|---------|---------| | RA[3:0] | Register | WA[3:0] | 7 | 6 | 5 | 4 | WA[3:0] | 3 | 2 | 1 | 0 | | \$08 | UD01 | Bnk2 \$08 | UD01[7] | UD01[6] | UD01[5] | UD01[4] | Bnk1 \$08 | UD01[3] | UD01[2] | UD01[1] | UD01[0] | | \$09 | UD02 | Bnk2 \$09 | UD02[7] | UD02[6] | UD02[5] | UD02[4] | Bnk1 \$09 | UD02[3] | UD02[2] | UD02[1] | UD02[0] | | \$0A | UD03 | Bnk2 \$0A | UD03[7] | UD03[6] | UD03[5] | UD03[4] | Bnk1 \$0A | UD03[3] | UD03[2] | UD03[1] | UD03[0] | | \$0B | UD04 | Bnk2 \$0B | UD04[7] | UD04[6] | UD04[5] | UD04[4] | Bnk1 \$0B | UD04[3] | UD04[2] | UD04[1] | UD04[0] | | \$0C | UD05 | Bnk2 \$0C | UD05[7] | UD05[6] | UD05[5] | UD05[4] | Bnk1 \$0C | UD05[3] | UD05[2] | UD05[1] | UD05[0] | | \$0D | UD06 | Bnk2 \$0D | UD06[7] | UD06[6] | UD06[5] | UD06[4] | Bnk1 \$0D | UD06[3] | UD06[2] | UD06[1] | UD06[0] | | \$0E | UD07 | Bnk2 \$0E | UD07[7] | UD07[6] | UD07[5] | UD07[4] | Bnk1 \$0E | UD07[3] | UD07[2] | UD07[1] | UD07[0] | | \$0F | UD08 | Bnk2 \$0F | UD08[7] | UD08[6] | UD08[5] | UD08[4] | | 0 | 0 | 0 | 0 | | Factory | Default | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | ### 3.2 OTP Array Lock and Error Detection #### 3.2.1 Factory Programmed OTP Array Lock and Error Detection The Factory programmed OTP array is verified for errors with a 3-bit CRC. The CRC verification is enabled only when the Factory programmed OTP array is locked and the lock is active. The lock is active only after an automatic OTP readout in which the internal lock bit is read as '1'. Automatic OTP readouts occur only after POR or a DSI Clear Command is received. | Factory Lock Bit Value in Fuse Array | Lock Bit Value in Mirror Register<br>After Automatic Readout | Lock Bit Active? | CRC Verification<br>Enabled? | |--------------------------------------|--------------------------------------------------------------|------------------|------------------------------| | 0 | N/A | NO | NO | | 1 | 0 | NO | NO | | 1 | 1 | YES | YES | The Factory programmed OTP array is locked by Freescale and will always be active after POR. The CRC is continuously calculated on the factory programmed OTP array, which includes the registers listed below: | Register Name | Register Addresses | Included in Factory CRC? | |------------------------------------------------|-----------------------|--------------------------| | Serial Number Registers | SN0, SN1, SN2, SN3 | Yes | | Type Register | TYPE[5:0] | Yes | | Factory Programmable Device Configuration Bits | Internal Register Map | Yes | | Factory OTP Array CRC | CRC_F[2:0] | No | | Factory OTP Array Lock Bit | LOCK_F | No | Bits are fed in from right to left (LSB first), and top to bottom (lower addresses first) in the register map. The CRC verification uses a generator polynomial of $g(x) = X^3 + X + 1$ , with a seed value = '111'. The calculated CRC is compared against the CRC\_F[2:0] bits. If a CRC mismatch is detected, an internal data error is set and the device responds to DSI messages as specified in Section 4.3. The CRC verification is completed on the memory registers which hold a copy of the fuse array values, not the fuse array values. #### 3.2.2 User Programmable OTP Array Lock and Error Detection The User Programmable OTP array is independently verified for errors. The error detection is enabled only when the User Programmable OTP array is locked as shown below. | Factory Lock Bit Value in Fuse Array | Lock Bit Value in Mirror Register After Automatic Readout | Lock Bit Active? | CRC Verification<br>Enabled? | |--------------------------------------|-----------------------------------------------------------|------------------|------------------------------| | 0 | N/A | NO | NO | | 1 | 0 | NO | NO | | 1 | 1 | YES | YES | When the LOCK\_U bit is set, the error detection is calculated on the user programmable OTP Array registers listed below and stored to NVM. | Register Name | Register Addresses | |---------------------------|---------------------------| | Type Register | TYPE[7:6] | | Device ID Bit | DEVCFG[7]: 1 | | Attribute Bits | DEVCFG1[1:0]: AT_OTP[1:0] | | PCM Bit | DEVCFG2[5]: PCM | | RESERVED Bit | DEVCFG2[4] | | Device Address | DEVCFG2[3:0]: ADDR[3:0] | | User Data Registers 1 - 8 | UD01 - UD08 | During normal operation, the error detection code is continuously compared against the stored error detection code. If a mismatch is detected, an internal data error is set, and the device responds to DSI messages as specified in Section 4.3. The error detection code is calculated on the memory registers which hold a copy of the fuse array values, not the fuse array values. Writes to the User Programmable OTP array using the Write NVM Command will update the mirror registers and result in a change to the error detection code regardless of the state of the LOCK\_U bit. An error detection mismatch will only be detected if the LOCK\_U bit is active. ### 3.3 Voltage Regulators The device derives its internal supply voltage from the HCAP supply voltage. The device includes separate internal voltage regulators for the analog ( $V_{REGA}$ ) and digital circuitry ( $V_{REG}$ ). External filter capacitors are required, as shown in Figure 1. The voltage regulator module includes voltage monitoring circuitry which holds the device in reset following power-on until the HCAP and internal voltages have stabilized sufficiently for proper operation. The voltage monitor asserts internal reset when the HCAP supply or internally regulated voltages fall below predetermined levels. A reference generator provides a stable voltage which is used by the $\Sigma\Delta$ converter. Figure 9. Voltage Regulation and Monitoring # 3.3.1 $C_{REG}$ and $C_{REGA}$ Regulator Capacitor The internal regulator requires an external capacitor between the $C_{REG}$ pin and $V_{SS}$ pin, and the $C_{REGA}$ pin and $V_{SSA}$ pin for stability. Figure 1 shows the recommended types and values for each of these capacitors. # 3.3.2 V<sub>HCAP</sub> Voltage Monitor The device includes a circuit to monitor the voltage on the HCAP pin. If the voltage falls below the specified threshold in Section 2, the device will be reset within the reset delay time (t<sub>HCAP POR</sub>) specified in Section 2.7. # 3.3.3 V<sub>REG</sub>, and V<sub>REGA</sub> Under-Voltage Monitor The device includes a circuit to monitor the internally regulated voltages ( $V_{REG}$ and $V_{REGA}$ ). If either of the internal regulator voltages fall below the specified thresholds in Section 2, the device will be reset within the reset delay time ( $t_{VREG\_POR}$ , $t_{VREGA\_POR}$ ) specified in Section 2.7. # 3.3.4 V<sub>REG</sub> and V<sub>REGA</sub> Capacitance Monitor A monitor circuit is incorporated to ensure predictable operation if the connection to the external $C_{REG}$ or $C_{REGA}$ capacitor becomes open. At a continuous rate specified in Section 2.7 ( $t_{CAPTEST\_RATE}$ ), both regulators are simultaneously disabled for a short duration ( $t_{CAPTEST\_TIME}$ ). If either of the external capacitors are not present, the associated regulator voltage will fall below the internal reset threshold, forcing a device reset. Figure 10. V<sub>REG</sub> Capacitor Monitor Figure 11. V<sub>REGA</sub> Capacitor Monitor #### 3.4 Internal Oscillator The device includes a factory trimmed oscillator as specified in Section 2.8. # 3.5 Acceleration Signal Path #### 3.5.1 Transducer The device transducer is an overdamped mass-spring-damper system described by the following transfer function: where: $$H(s) = \frac{\omega_n^2}{s^2 + 2 \cdot \xi \cdot \omega_n \cdot s + \omega_n^2}$$ $\zeta$ = Damping Ratio $\omega_n$ = Natural Frequency = $2*\Pi*f_n$ Reference Section 2.8 for transducer parameters. #### 3.5.2 $\Sigma \wedge$ Converter The sigma delta converter provides the interface between the g-cell and the DSP block. The output of the $\Sigma\Delta$ converter is a data stream at a nominal frequency of 1 MHz. Figure 12. ΣΔ Converter Block Diagram # 3.5.3 Digital Signal Processing Block A digital signal processing (DSP) block is used to perform signal filtering and compensation operations. A diagram illustrating the signal processing flow within the DSP block is shown in Figure 13. Figure 13. Signal Chain Diagram **Table 7. Signal Chain Characteristics** | | Description | Sample Time<br>(μs) | Data Width<br>(Bits) | Over Range<br>(Bits | Signal Width (Bits) | Signal Noise<br>(Bits) | Signal Margin<br>(Bits) | Typical Block<br>Latency | Reference | |---|-----------------------|---------------------|----------------------|---------------------|---------------------|------------------------|-------------------------|------------------------------|-----------------| | Α | ΣΔ | 1 | 1 | | 1 | | | 112/f <sub>osc</sub> | Section 3.5.2 | | В | SINC Filter | 16 | 20 | | 12 | 4 | | 112/1 <sub>0SC</sub> | Section 3.5.3.1 | | С | Low-Pass Filter | 16 | 26 | 1 | 12 | 4 | 9 | Reference<br>Section 3.5.3.2 | Section 3.5.3.2 | | D | Compensation | 16 | 26 | 4 | 10 | 3 | 9 | 24/f <sub>osc</sub> | Section 3.5.3.3 | | _ | DSP Sampling | 16 | | | 10 | | | 4/f <sub>osc</sub> | Section 3.5.3.5 | | - | 10-Bit Output Scaling | 10 | | | 10 | | | T/ osc | Oeciion 3.3.3.3 | | F | Interpolation | 1 | | | 10 | | | 64/f <sub>osc</sub> | Section 3.5.3.5 | #### 3.5.3.1 Decimation Sinc Filter The serial data stream produced by the $\Sigma\Delta$ converters is decimated and converted to parallel values by a 3rd order 16:1 sinc filter with a decimation factor of 16. $$H(z) = \left[\frac{1 - z^{-16}}{16 \times (1 - z^{-1})}\right]^3$$ Figure 14. Sinc Filter Response, $t_S$ = 16 $\mu s$ #### 3.5.3.2 Low-Pass Filter Data from the Sinc filter is processed by an infinite impulse response (IIR) low-pass filter. $$H(z) = a_0 \cdot \frac{(n_{11} \cdot z^0) + (n_{12} \cdot z^{-1}) + (n_{13} \cdot z^{-2})}{(d_{11} \cdot z^0) + (d_{12} \cdot z^{-1}) + (d_{13} \cdot z^{-2})} \cdot \frac{(n_{21} \cdot z^0) + (n_{22} \cdot z^{-1}) + (n_{23} \cdot z^{-2})}{(d_{11} \cdot z^0) + (d_{22} \cdot z^{-1}) + (d_{23} \cdot z^{-2})}$$ The device provides the option for one of three low-pass filters. The filter is selected with the LPF[1:0] bits in the TYPE register. The filter selection options are listed in Section 3.1.2.1, Table 8. Response parameters for the low-pass filter are specified in Section 2.8. Filter characteristics are illustrated in the figures below. **Table 8. Low-Pass Filter Coefficients** | Description | | Filter Coe | fficie | ents | Group Delay | |-------------|-----------------|-------------------|-----------------|--------------------|-----------------------| | | a <sub>0</sub> | 0.000534069200512 | | | | | | n <sub>11</sub> | 0.25 | d <sub>11</sub> | 1 | | | | n <sub>12</sub> | 0.499999985098839 | d <sub>12</sub> | -1.959839582443237 | | | 180 Hz LPF | n <sub>13</sub> | 0.25 | d <sub>13</sub> | 0.960373640060425 | 4608/f <sub>osc</sub> | | | n <sub>21</sub> | 1 | d <sub>21</sub> | 1 | | | | n <sub>22</sub> | 0 | d <sub>22</sub> | 0 | | | | n <sub>23</sub> | 0 | d <sub>23</sub> | 0 | | | | $a_0$ | 0.003135988372378 | | | | | | n <sub>11</sub> | 0.000999420881271 | d <sub>11</sub> | 1.0 | | | | n <sub>12</sub> | 0.001998946070671 | d <sub>12</sub> | -1.892452478408814 | | | 400 Hz LPF | n <sub>13</sub> | 0.000999405980110 | d <sub>13</sub> | 0.89558845758438 | 3392/f <sub>osc</sub> | | | n <sub>21</sub> | 0.250004753470421 | d <sub>21</sub> | 1.0 | | | | n <sub>22</sub> | 0.499986037611961 | d <sub>22</sub> | -1.919075012207031 | | | | n <sub>23</sub> | 0.250009194016457 | d <sub>23</sub> | 0.923072755336761 | | | | $a_0$ | 0.011904109735042 | | | | | | n <sub>11</sub> | 0.003841564059258 | d <sub>11</sub> | 1.0 | | | | n <sub>12</sub> | 0.007683292031288 | d <sub>12</sub> | -1.790004611015320 | | | 800 Hz LPF | n <sub>13</sub> | 0.003841534256935 | d <sub>13</sub> | 0.801908731460571 | 1728/f <sub>osc</sub> | | | n <sub>21</sub> | 0.250001862645149 | d <sub>21</sub> | 1.0 | | | | n <sub>22</sub> | 0.499994158744812 | d <sub>22</sub> | -1.836849451065064 | | | | n <sub>23</sub> | 0.250003993511200 | d <sub>23</sub> | 0.852215826511383 | | Note: Low-Pass Filter Figures do not include g-cell frequency response. Figure 15. Low-Pass Filter Characteristics: $f_{\text{C}}$ = 180 Hz, 2-Pole, $t_{\text{S}}$ = 16 $\mu\text{s}$ Figure 16. Low-Pass Filter Characteristics: $f_{\text{C}}$ = 400 Hz, 4-Pole, $t_{\text{S}}$ = 16 $\mu\text{s}$ Figure 17. Low-Pass Filter Characteristics: $f_{\text{C}}$ = 800 Hz, 4-Pole, $t_{\text{S}}$ = 16 $\mu\text{s}$ ### 3.5.3.3 Compensation The device includes internal compensation circuitry to compensate for sensor offset, sensitivity and non-linearity. #### 3.5.3.4 Data Interpolation The device includes 16 to 1 linear data interpolation to minimize the system sample jitter. Each result produced by the digital signal processing chain is delayed one sample time. On reception of an acceleration data request, the transmitted data is interpolated from the 2 previous samples, resulting in a latency of one sample time, and a maximum signal jitter of $\pm 1/16$ of a sample time. Reference Figure 8 for more information regarding interpolation and data latency. #### 3.5.3.5 Output Scaling The 26-bit digital output from the DSP is clipped and scaled to a 10-bit or 8-Bit word which covers the acceleration range of the device. Figure 18 shows the method used to establish the acceleration data word from the 26-bit DSP output. | | Over I | Range | | Signal | | | | | | | | | | Noise | | | Margin | | | | | |-----------------|----------|---------|-----|--------|-----|-----|-----|-----|------------------------------|-----|-----|-----|-----|-------|-----|----|----------|---------|----|----|----| | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | D2 | D1 | D0 | | | | | | | | | | | | | | | | | | | | | | | | | 1 | 0 Bit Da | ata Wor | d | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | | | ι | Jsing Tr | uncatio | n | | | | 9 Bit Data Word | | | | | | | | | | | | | | | | | | | | | | | 8 | 8 Bit Da | ta Word | t | D21 | D20 | D19 | D18 | D17 | D16 D15 D14 Using Truncation | | | | | | | | | | | | | Figure 18. Output Scaling Diagram #### 3.5.3.6 PCM Output Function The device provides the option for a PCM output function. The PCM output is activated if the PCM bit is set in the DEVCFG2 register. When the PCM function is enabled, a 4 MHz Pulse Code Modulated signal proportional to the upper 9 bits of the acceleration response is output onto the PCM pin. The PCM output is intended for test use only. A block diagram of the PCM output is shown in Figure 19. Figure 19. PCM Output Function Block Diagram ### 3.6 Device Initialization Following powerup, under-voltage reset or reception of a DSI Clear Command, the device proceeds through an initialization process as described in the following tables: Table 9. Powerup or Under-Voltage Reset Initialization Process | # | Description | Time | S Flag | ST Flag | DSI Response | |---|---------------------------------------------------------------------|-----------------------|--------|---------|------------------------------------------------------------------------------------------------------------| | 1 | Power up to a Known State | 0 | N/A | N/A | No Response | | 3 | Read Fuse Array and Copy to Memory Array (Mirror Registers) | | 1 | 0 | No Response | | 4 | Initialize DSI State Machine (the device is ready for DSI Messages) | t <sub>DSI_INIT</sub> | 1 | 0 | DSI Read Acceleration Data Short response = zero. DSI Read Acceleration Data Long response = invalid data. | | 5 | Initialize the DSP (Acceleration Data is Valid) | t <sub>DSP_INIT</sub> | 0 | 0 | Normal | **Table 10. DSI Clear Command Initialization Process** | # | Description | Time | S Flag | ST Flag | DSI Response | |---|---------------------------------------------------------------------|-----------------------|--------|---------|---------------------------------------------------------------------------------------------------------------| | 1 | the device logic comes out of reset | 0 | 1 | 0 | No Response | | 3 | Read Fuse Array and Copy to Memory Array (Mirror Registers) | | 1 | 0 | No Response | | 4 | Initialize DSI State Machine (the device is ready for DSI Messages) | t <sub>DSI_INIT</sub> | 1 | 0 | DSI Read Acceleration Data Short response = zero.<br>DSI Read Acceleration Data Long response = invalid data. | | 5 | Initialize the DSP (Acceleration Data is Valid) | t <sub>DSP_INIT</sub> | 0 | 0 | Normal | Figure 20. Initialization Timing # 3.7 Overload Response #### 3.7.1 Overload Performance The device is designed to operate within a specified range. However, acceleration beyond that range (overload) impacts the operating range output of the sensor. Acceleration beyond the range of the device can generate a DC shift at the output of the device that is dependent upon the overload frequency and amplitude. The device g-cell is overdamped, providing the optimal design for overload performance. However, the performance of the device during an overload condition is affected by many other parameters, including: - · g-cell damping - Non-linearity - Clipping limits - Symmetry Figure 21 shows the g-cell, Sigma Delta, and output clipping of the device over frequency. The relevant parameters are specified in Section 2. Figure 21. Output Clipping Vs. Frequency #### 3.7.2 Sigma Delta Overrange Response Overrange conditions exist when the signal level is beyond the full-scale range of the device but within the computational limits of the DSP. The $\Sigma\Delta$ converter can saturate at levels above those specified in Section 2 ( $G_{ADC\_CLIP}$ ). The DSP operates predictably under all cases of overrange, although the signal may include residual high frequency components for some time after returning to the normal range of operation due to non-linear effects of the sensor. # 4 DSI Protocol Layer #### 4.1 Communication Interface Overview The device is compatible with the DSI Bus Standard V2.5. #### 4.1.1 DSI Physical Layer Reference DSI Bus Standard V2.5, Section 3 for information regarding the physical layer. #### 4.1.2 DSI Data Link Layer Reference DSI Bus Standard, V2.5, Section 4 for information regarding the DSI data link layer. The sections below describe the DSI data link layer features supported. ### 4.2 DSI Protocol #### 4.2.1 DSI Bus Commands DSI Bus Commands are summarized in Table 11. The device supports only the command formats specified in Section 4.2.1. The device will ignore commands of any other format. If a CRC error is detected, or a reserved or un-implemented command is received, the device will not respond. Following all messages, the device requires a minimum inter-frame separation ( $t_{IFS}$ ). As long as the minimum inter-frame separation times defined in Section 4.2.1 are met, all supported commands are guaranteed to be executed, and the device will be ready for the next message. The device will respond as appropriate during the subsequent DSI transfer. Exactly one response is attempted. **Table 11. DSI Bus Command Summary** | | | | ( | Comma | and | Command Format | | | | Da | nta | | | | |----|----|----|----|-------|------------------------|-----------------------|-------|-------|--------|----------|---------|-------|-------|-------| | C3 | C2 | C1 | CO | Hex | Description | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | \$0 | Initialization | Standard Long Only | NV | BS | Bnk[1] | Bnk[0] | PA[3] | PA[2] | PA[1] | PA[0] | | 0 | 0 | 0 | 1 | \$1 | Request Status | Standard/Enhanced L/S | _ | _ | _ | _ | _ | _ | _ | _ | | 0 | 0 | 1 | 0 | \$2 | Read Acceleration Data | Standard/Enhanced L/S | _ | _ | _ | _ | _ | _ | _ | _ | | 0 | 0 | 1 | 1 | \$3 | Not Implemented | Not Implemented | | | | Not Impl | emented | | | | | 0 | 1 | 0 | 0 | \$4 | Request ID Information | Standard/Enhanced L/S | _ | _ | _ | _ | _ | _ | _ | _ | | 0 | 1 | 0 | 1 | \$5 | Not Implemented | Not Implemented | | | | Not Impl | emented | | | | | 0 | 1 | 1 | 0 | \$6 | Not Implemented | Not Implemented | | | | Not Impl | emented | | | | | 0 | 1 | 1 | 1 | \$7 | Clear | Standard/Enhanced L/S | _ | _ | _ | _ | _ | _ | _ | _ | | 1 | 0 | 0 | 0 | \$8 | Not Implemented | Not Implemented | | | | Not Impl | emented | | | | | 1 | 0 | 0 | 1 | \$9 | Read Write NVM | Standard/Enhanced L | WA[3] | WA[2] | WA[1] | WA[0] | RD[3] | RD[2] | RD[1] | RD[0] | | 1 | 0 | 1 | 0 | \$A | Format Control | Standard/Enhanced L | R/W | FA[2] | FA[1] | FA[0] | FD[3] | FD[2] | FD[1] | FD[0] | | 1 | 0 | 1 | 1 | \$B | Read Register Data | Standard/Enhanced L | 0 | 0 | 0 | 0 | RA[3] | RA[2] | RA[1] | RA[0] | | 1 | 1 | 0 | 0 | \$C | Disable Self-Test | Standard/Enhanced L/S | _ | _ | _ | _ | _ | _ | _ | _ | | 1 | 1 | 0 | 1 | \$D | Activate Self-Test | Standard/Enhanced L/S | _ | _ | _ | _ | _ | _ | _ | _ | | 1 | 1 | 1 | 0 | \$E | Not Implemented | Not Implemented | | | | Not Impl | emented | | | | | 1 | 1 | 1 | 1 | \$F | Reverse Initialization | Not Implemented | | | | Not Impl | emented | | | | #### 4.2.1.1 Initialization Command The initialization command conforms to the description provided in Section 6.1.1 of the DSI Bus Standard V2.5. The initialization command is only supported as a standard long command. No other commands are recognized by the device until a valid standard long initialization command is received. **Table 12. Initialization Command** | Data | | | | | | | | | Add | ress | | | CRC | | | | |------|------|--------|--------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|--------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | CICC | | NV | BS | Bnk[1] | Bnk[0] | PA[3] | PA[2] | PA[1] | PA[0] | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 0 | 4 bits | **Table 13. Initialization Command Bit Definitions** | Bit Field | Definition | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Initialization Command = '0000' | | A[3:0] | DSI device address. This address is set to the preprogrammed device address following reset, or to '0000' if no preprogrammed address has been assigned. | | PA[3:0] | DSI Address to be programmed. | | Bnk[1:0] | These bits select the bank address for the user writable data registers. Bank selection affects the Read/Write NVM command operation. Invalid combinations of B1 and B0 result in no response from the device to the associated initialization. Refer to Section 4.2.1.10 for further details regarding register programming and bank selection. | | BS | No bus switch is included in the device: 1 - the device is Reset. 0 - Normal Operation | | NV | NVM Program Enable. This bit enables programming of the user-programmed OTP locations. Data to be programmed is transferred to the device during subsequent Read Write NVM commands. 1 - Enable OTP programming 0 - Disable OTP programming | If the BS bit is set in the initialization command, the device will be reset within t<sub>BSOPEN</sub>. If the device has been preprogrammed, PA[3:0] and A[3:0] must match the preprogrammed address. If no device address has been previously programmed into the OTP array, PA[3:0] contains the device address, and A[3:0] must be zero. If either addressing condition is not met, the device address is not assigned, and the device will not respond to the Initialization command. If the addressing conditions are met, the new device address is assigned to A[3:0]. Once the device address is assigned, the new address (A[3:0]) is not protected by the User Programmable OTP Array error detection. The User Programmable OTP array error detection is calculated and verified using the OTP programmed values of A[3:0] = '0000'. Once initialized, the device will no longer recognize or respond to Initialization commands. **Table 14. Initialization Command Response** | Response | | | | | | | | | | | CRC | | | | | | |----------|-------|-------|-------|-------|-------|------|------|------|------|--------|--------|-------|-------|-------|-------|--------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OILO | | PA[3] | PA[2] | PA[1] | PA[0] | 0 | 0 | 0 | BF | NV | 0 | Bnk[1] | Bnk[0] | PA[3] | PA[2] | PA[1] | PA[0] | 4 bits | **Table 15. Initialization Response Bit Definitions** | Bit Field | Definition | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PA[3:0] | DSI device address. This field contains the device address. If the device is unprogrammed when the initialization command is issued, the device address is assigned. This field contains the programmed address. An Initialization command which attempts to assign a device address of zero is ignored. | | Bnk[1:0] | These bits select the bank address for the user writable data registers. Bank selection affects the Read/Write NVM command operation. Invalid combinations of B1 and B0 result in no response from the device to the associated initialization. Refer to Section 4.2.1.10 for further details regarding register programming and bank selection. | | NV | NVM Program Enable. This bit indicates if programming of the user-accessible OTP is enabled. 1 - OTP programming Enabled 0 - OTP programming Disabled | | BF | This bit indicates the success or failure of the bus test performed as part of the Initialization command. 1 - Bus fault detected 0 - Bus test passed | ### 4.2.1.2 Request Status Command The Request Status command is supported in the following command formats: - · Standard Long Command - · Standard Short Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) - Enhanced Short Command as configured by the Format Control Command (Reference Section 4.2.1.11) The device ignores the Request Status command if the DSI device address is set to the DSI Global Device Address of '0000'. The data bits D[7:0] in the command are only used in the CRC calculation. ### **Table 16. Request Status Command** | | | | ata | | | Add | ress | | | CRC | | | | | | | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | OKO | | _ | _ | _ | _ | _ | _ | _ | _ | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 1 | 0 to 8 bits | #### **Table 17. Request Status Command Bit Definitions** | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Request Status Command = '0001' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | D[7:0] | Used for CRC calculation only | #### Table 18. Short Response - Request Status Command | | | | | | | F | Respons | е | | | | | | | CRC | |---------------------------------------------------------------------------------|---|---|---|---|---|---|---------|---|----|---|-------|-------|---|-----|-------------| | D[14] D[13] D[12] D[11] D[10] D[9] D[8] D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] | | | | | | | | | | | | | | OKO | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | NV | U | ST | 0 | AT[1] | AT[0] | S | 0 | 0 to 8 bits | #### Table 19. Long Response - Request Status Command | | | | | | | | Da | nta | | | | | | | | CRC | |-------|---------------------------------------------------------------------------------------|------|------|---|---|---|----|-----|---|----|---|-------|-------|---|------|-------------| | D[15] | D[15] D[14] D[13] D[12] D[11] D[10] D[9] D[8] D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] | | | | | | | | | | | | | | CICO | | | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 0 | NV | U | ST | 0 | AT[1] | AT[0] | S | 0 | 0 to 8 bits | #### Table 20. Request Status Response Bit Definitions | Bit Field | Definition | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S | This bit indicates whether the device has detected an internal device error. 1 - Internal Error detected. 0 - No Internal Error detected Reference Table 59 for conditions that set the S bit. | | AT[1:0] | Attribute bits located in Register DEVCFG1 (Reference Section 3.1.4.1) | | ST | This bit indicates whether internal self-test circuitry is active 1 - Self-test active 0 - Self-test disabled | | U | This bit is set if the voltage at HCAP is below the threshold specified in Section 2. Refer to Section 3.3.2 for details. | | NV | NVM Program Enable. This bit indicates whether programming of the user-programmable OTP locations is enabled. 1 - OTP programming Enabled 0 - OTP programming Disabled | | A[3:0] | DSI device address. This field contains the device address. | | | Shaded bits are transmitted to meet the response message length of the received message | #### 4.2.1.3 Read Acceleration Data Command The Read Acceleration Data command is supported in the following command formats: - · Standard Long Command - · Standard Short Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) - Enhanced Short Command as configured by the Form at Control Command (Reference Section 4.2.1.11) The device ignores the Request Status command if the DSI device address is set to the DSI Global Device Address of '0000'. The data bits D[7:0] in the command are only used in the CRC calculation. #### **Table 21. Read Acceleration Data Command** | | Data DI61 DI51 DI41 DI31 DI21 DI41 DI0 | | | | | | | | Add | ress | | | CRC | | | | |------|------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | OKO | | _ | _ | _ | _ | _ | _ | _ | _ | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 1 | 0 | 0 to 8 bits | #### Table 22. Read Acceleration Data Command Bit Definitions | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Read Acceleration Data Command = '0010' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | D[7:0] | Used for CRC calculation only | #### Table 23. Short Response - Read Acceleration Data Command | Response | | | | | | | Res | ponse | | | | | | | | CRC | |----------|-----------|------------|-------|-------|-------|--------|--------|--------|-------|--------|-------|--------|---------|--------|--------|-------------| | Length | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | CICC | | 8 | | | | | | | | AD[9] | AD[8] | AD[7] | AD[6] | AD[5] | AD[4] | AD[3] | AD[2] | | | 9 | | | | | | | AD[9] | AD[8] | AD[7] | AD[6] | AD[5] | AD[4] | AD[3] | AD[2] | AD[1] | | | 10 | | | | | | | | | | | | | | | | | | 11 | | | | | | | | | | | | | | | | 0 to 8 bits | | 12 | | | | | | AD[9] | AD[8] | AD[7] | AD[6] | AD[5] | AD[4] | AD[3] | AD[2] | AD[1] | AD[0] | O to O Dits | | 13 | | | | 0 | S | /\D[0] | /\D[0] | 7.0[7] | رمار | /\D[0] | ال ۱۸ | /\D[0] | الكراكا | راکارا | /\D[0] | | | 14 | | AT_OTP[0] | ST | | | | | | | | | | | | | | | 15 | AT_OTP[1] | A1_O11 [0] | | | | | | | | | | | | | | | #### Table 24. Long Response - Read Acceleration Data Command | | | | | | | | Resp | onse | | | | | | | | CRC | |-------|---------------------------------------------------------------------------------------|------|------|---|---|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------------| | D[15] | D[15] D[14] D[13] D[12] D[11] D[10] D[9] D[8] D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] | | | | | | | | | | | | | | CICC | | | A[3] | A[2] | A[1] | A[0] | 0 | S | AD[9] | AD[8] | AD[7] | AD[6] | AD[5] | AD[4] | AD[3] | AD[2] | AD[1] | AD[0] | 0 to 8 bits | #### Table 25. Read Acceleration Response Bit Definitions | Bit Field | Definition | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD[9:0] | 10-bit acceleration result produced by the device. | | S | This bit indicates whether the device has detected an internal device error. 1 - Internal Error detected. 0 - No Internal Error detected Reference Table 59 for conditions that set the S bit. | | ST | This bit indicates whether internal self-test circuitry is active 1 - Self-test active 0 - Self-test disabled | | A[3:0] | DSI device address. This field contains the device address. | | AT_OTP[1:0] | Attribute bits located in Register DEVCFG1 (Reference Section 3.1.4.1) | | | Shaded bits are transmitted to meet the response message length of the received message | The device truncates the LSBs for Acceleration Data Responses of length less than 10. If the result of the truncation is 0, the minimum acceleration value is transmitted as defined in Table 26. #### MMA26xxNKW **Table 26. Acceleration Data Values** | 8-Bit Dat | a Value | 9-Bit Dat | a Value | 10-Bit Da | ta Value | Description | |-----------|---------|-----------|---------|-----------|----------|-------------------------------------| | Decimal | Hex | Decimal | Hex | Decimal | Hex | — Description | | 255 | 0xFF | 511 | 0x1FF | 1023 | 0x3FF | Maximum positive acceleration value | | • | • | • | • | • | • | | | • | • | • | • | • | • | | | • | • | • | • | • | • | | | 131 | 0x83 | 259 | 0x103 | 515 | 0x203 | Positive acceleration values | | 130 | 0x82 | 258 | 0x102 | 514 | 0x202 | | | 129 | 0x81 | 257 | 0x101 | 513 | 0x201 | | | 128 | 0x80 | 256 | 0x100 | 512 | 0x200 | Typical 0 g level | | 127 | 0x7F | 127 | 0x0FF | 511 | 0x1FF | | | 126 | 0x7E | 126 | 0x0FE | 510 | 0x1FE | Negative acceleration values | | 125 | 0x7D | 125 | 0x0FD | 509 | 0x1FD | | | • | • | • | • | • | • | | | • | • | • | • | • | • | | | • | • | • | • | • | • | | | 1 | 1 | 1 | 1 | 1 | 1 | Maximum negative acceleration value | | 0 | 0 | 0 | 0 | 0 | 0 | Sensor Error | # 4.2.1.4 DSI Command #3 DSI Command '0011' is not implemented. The device ignores all command formats with a command ID of '0011'. ### 4.2.1.5 Request ID Information Command The Request ID Information command is supported in the following command formats: - · Standard Long Command - · Standard Short Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) - Enhanced Short Command as configured by the Format Control Command (Reference Section 4.2.1.11) The device ignores the Request ID Information command if the DSI device address is set to the DSI Global Device Address of '0000'. The data bits D[7:0] in the command are only used in the CRC calculation. #### **Table 27. Request ID Information Command** | | | | | Add | ress | | | CRC | | | | | | | | | |------|-----------------------------------------|---|---|-----|------|---|---|------|------|------|------|------|------|------|------|-------------| | D[7] | D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] | | | | | | | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | OKO | | _ | _ | _ | _ | _ | _ | _ | _ | A[3] | A[2] | A[1] | A[0] | 0 | 1 | 0 | 0 | 0 to 8 bits | #### **Table 28. Request ID Information Command Bit Definitions** | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Request ID Information Data Command = '0100' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | D[7:0] | Used for CRC calculation only | #### Table 29. Short Response - Request ID Information Command | | Response | | | | | | | | | | CRC | | | | | |-------|----------|-------|-------|-------|------|------|------|------|------|------|-------|------|------|------|-------------| | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V2 | V1 | V0 | 0 | DEVID | 1 | 0 | 0 | 0 to 8 bits | #### Table 30. Long Response - Request ID Information Command | | Response | | | | | | | | | | CRC | | | | | | |-------|----------|-------|-------|-------|-------|------|------|------|------|------|------|-------|------|------|------|-------------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 0 | V[2] | V[1] | V[0] | 0 | DEVID | 1 | 0 | 0 | 0 to 8 bits | #### Table 31. Request ID Response Bit Definitions | Bit Field | Definition | | | | | | | | |----------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | D[4:0] = {1'b0, DEVID, 3'b100} | Device Identifier:'00100', or '01100' | | | | | | | | | D[4.0] = {1 b0, DE VID, 3 b 100} | DEVID: Bit 7 of the DEVCFG register | | | | | | | | | V[2:0] | Version ID. This field indicates the device / silicon revision of the device. | | | | | | | | | A[3:0] | DSI device address. This field contains the device address. | | | | | | | | | | Shaded bits are transmitted to meet the response message length of the received message | | | | | | | | #### 4.2.1.6 DSI Command #5 DSI Command '0101' is not implemented. The device ignores all command formats with a command ID of '0101'. #### 4.2.1.7 DSI Command #6 DSI Command '0110' is not implemented. The device ignores all command formats with a command ID of '0110'. #### 4.2.1.8 Clear Command The Clear command is supported in the following command formats: - · Standard Long Command - · Standard Short Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) - Enhanced Short Command as configured by the Format Control Command (Reference Section 4.2.1.11) When the device successfully decodes a Clear Command, and the address field matches either the assigned device address (PA[3:0]) or the DSI Global address of '0000' the device logic is reset. Reference Section 3.6 for the initialization sequence following a Clear Command. The data bits D[7:0] in the command are only used in the CRC calculation. There is no response to the Clear Command. #### **Table 32. Clear Command** | | Data | | | | | | | | Address | | | | Com | CRC | | | |------|------|------|------|------|------|------|------|------|---------------------|------|------|---|------|------|------|-------------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[3] A[2] A[1] A[0] | | | | C[2] | C[1] | C[0] | ONO | | _ | _ | _ | _ | _ | _ | _ | _ | A[3] | A[2] | A[1] | A[0] | 0 | 1 | 1 | 1 | 0 to 8 bits | **Table 33. Clear Command Bit Definitions** | Bit Field | Definition | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Clear Command = '0111'. When a Clear Command is successfully decoded and the address field matches either the assigned device address or the DSI Global Device Address of '0000' the device logic is reset. Reference Section 3.6 for the initialization sequence following a Clear Command. | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field or the Global Device Address of '0000'. Otherwise, the command is ignored. | | D[7:0] | Used for CRC calculation only | #### 4.2.1.9 DSI Command #8 DSI Command '1000' is not implemented. The device ignores all command formats with a command ID of '1000'. #### 4.2.1.10 Write NVM Command The Write NVM command is supported in the following command formats: - · Standard Long Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) The device ignores the Write NVM command if the command is in any other format, or if the DSI device address is set to the DSI Global Device Address of '0000'. The Write NVM command uses the nibble address definitions in Table 2 and summarized in Table 39. #### **Table 34. Write NVM Command** | | | | Da | ata | | | Add | ress | | | CRC | | | | | | |-------|-------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | OKO | | WA[3] | WA[2] | WA[1] | WA[0] | RD[3] | RD[2] | RD[1] | RD[0] | A[3] | A[2] | A[1] | A[0] | 1 | 0 | 0 | 1 | 0 to 8 bits | #### **Table 35. Write NVM Command Bit Definitions** | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Write NVM Command = '1001' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | RD[3:0] | RD[3:0] contains the data to be written to the OTP location addressed by WA[3:0] when the NV bit is set. | | WA[3:0] | WA[3:0] contains the nibble address of the OTP register to be written to when the NV bit is set. | #### Table 36. Long Response - Write NVM Command (NV = 1) | | Data | | | | | | | | | CRC | | | | | | | |-------|-------|-------|-------|-------|-------|-------|-------|------|------|--------|--------|-------|-------|-------|-------|-------------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | A[3] | A[2] | A[1] | A[0] | WA[3] | WA[2] | WA[1] | WA[0] | 1 | 1 | Bnk[1] | Bnk[0] | RD[3] | RD[2] | RD[1] | RD[0] | 0 to 8 bits | #### Table 37. Long Response - Write NVM Command (NV = 0) | | Data | | | | | | | | | | CRC | | | | | | |-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|-------------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | A[3] | A[2] | A[1] | A[0] | 0 to 8 bits | #### **Table 38. Write NVM Response Bit Definitions** | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bnk[1:0] | These bits provide the bank address selected in the Initialization command. | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | RD[3:0] | RD[3:0] contains the contents of the registers addressed by WA[3:0] after the execution of the NVM write. | | WA[3:0] | WA[3:0] contains the nibble address of the OTP register to be written to when the NV bit is set. | Writes to OTP occur only if the NV bit is set. The NV bit is set by the Initialization Command (reference Section 4.2.1.1). If the NV bit is cleared when the command is executed, the mirror registers addressed by WA[3:0] are updated with the contents of RD[3:0] and the DSI Device Address is returned regardless of the WA[3:0] value. If the Write NVM command is a request to change the Device Address, the new Device Address is returned. The DSI Bus idle voltage must exceed the minimum $V_{PP}$ voltage when programming the OTP array. No internal verification of the VPP voltage is completed while writing is in process. To verify proper writes, it is recommend that the registers be read back after writes to verify proper contents. The total Execution time for the Write NVM command is $t_{PROG\_BIT}$ times the number of bits being programmed (1 - 4 bits). Inter-frame spacing between the Write NVM command and the subsequent DSI command must accommodate this timing. Writes to the User Programmable OTP array using the Write NVM Command will update the mirror registers and result in a change to the error detection calculation regardless of the state of the NV bit and the LOCK\_U bit. An error detection mismatch will only be detected if the LOCK\_U bit is active (reference Section 3.2.2). **Table 39. OTP Register Nibble Address Assignments** | Bank A | ddress | Regi | ster Add | iress (Nil | oble) | D' - ' | Power! II | | | | | | |--------|--------|-------|----------|------------|-------|--------------|---------------------------------------------------------------------------------|--|--|--|--|--| | Bnk[1] | Bnk[0] | WA[3] | | - | - | Register | Description | | | | | | | Х | х | 0 | 0 | 0 | 0 | | | | | | | | | х | х | 0 | 0 | 0 | 1 | | | | | | | | | х | х | 0 | 0 | 1 | 0 | | | | | | | | | х | х | 0 | 0 | 1 | 1 | UNUSED | No Write to NVM executed, Normal Response: RD[3:0] = Device Address ADDR[3:0] | | | | | | | х | х | 0 | 1 | 0 | 0 | | | | | | | | | Х | х | 0 | 1 | 0 | 1 | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | DEVCFG2[7] | Only RD[3] is written to the LOCK_U bit | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | TYPE[7:6] | Only RD[3:2] is written to LPF[1:0] | | | | | | | 0 | 0 | 1 | 0 | 0 | 1 | | | | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | | | | | | | | | 0 | 0 | 1 | 0 | 1 | 1 | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 0 | UNUSED | No Write to NVM executed, Normal Response: RD[3:0] = Device Address ADDR[3:0] | | | | | | | 0 | 0 | 1 | 1 | 0 | 1 | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 0 | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | DEVCFG1[3:0] | Only RD[1:0] is written to AT[1:0] | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | DEVCFG2[3:0] | RD[3:0] is written to ADDR[3:0] | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | UD01[3:0] | RD[3:0] is written to UD01[3:0] | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | UD02[3:0] | RD[3:0] is written to UD02[3:0] | | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | UD03[3:0] | RD[3:0] is written to UD03[3:0] | | | | | | | 0 | 1 | 1 | 0 | 1 | 1 | UD04[3:0] | RD[3:0] is written to UD04[3:0] | | | | | | | 0 | 1 | 1 | 1 | 0 | 0 | UD05[3:0] | RD[3:0] is written to UD05[3:0] | | | | | | | 0 | 1 | 1 | 1 | 0 | 1 | UD06[3:0] | RD[3:0] is written to UD06[3:0] | | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | UD07[3:0] | RD[3:0] is written to UD07[3:0] | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | UNUSED | No Write to NVM executed, Normal Response: RD[3:0] = Device Address ADDR[3:0] | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | UNUSED | No write to NVIVI executed, Normal Response. ND[3.0] = Device Address ADDR[3.0] | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | DEVCFG2[5] | Only RD[1] is written to the PCM bit | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | UD01[7:4] | RD[3:0] is written to UD01[7:4] | | | | | | | 1 | 0 | 1 | 0 | 0 | 1 | UD02[7:4] | RD[3:0] is written to UD02[7:4] | | | | | | | 1 | 0 | 1 | 0 | 1 | 0 | UD03[7:4] | RD[3:0] is written to UD03[7:4] | | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | UD04[7:4] | RD[3:0] is written to UD04[7:4] | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | UD05[7:4] | RD[3:0] is written to UD05[7:4] | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | UD06[7:4] | RD[3:0] is written to UD06[7:4] | | | | | | | 1 | 0 | 1 | 1 | 1 | 0 | UD07[7:4] | RD[3:0] is written to UD07[7:4] | | | | | | | 1 | 0 | 1 | 1 | 1 | 1 | UD08[7:4] | RD[3:0] is written to UD08[7:4] | | | | | | | 1 | 1 | 0 | 1 | 1 | 0 | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | UNUSED N | | | | | | | | 1 | 1 | 1 | 0 | 0 | 1 | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 0 | | No Write to NVM executed, Normal Response: RD[3:0] = Device Address ADDR[3: | | | | | | | 1 | 1 | 1 | 0 | 1 | 1 | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 0 | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | #### 4.2.1.11 Format Control Command The Format Control command is supported in the following command formats: - Standard Long Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) The device ignores the Format Control command if the command is in any other format. The device supports the Format Control command with the DSI Global Address of '0000', but does not provide a response. #### **Table 40. Format Control Command** | | Data | | | | | | | | | Add | ress | | | CRC | | | | |----|------|-------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------------| | D[ | [7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | - Citto | | R/ | /W | FA[2] | FA[1] | FA[0] | FD[3] | FD[2] | FD[1] | FD[0] | A[3] | A[2] | A[1] | A[0] | 1 | 0 | 1 | 0 | 0 to 8 bits | #### **Table 41. Format Control Command Bit Definitions** | Bit Field | Definition | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Format Control Command = '1010' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | FD[3:0] | Data to be written to the Format Control Register addressed by FA[2:0] if the R/W bit is set to '1'. | | FA[2:0] | The Address of the Format Control Register to read or written. | | R/W | Read/Write determines if the register at address FA[2:0] is to be read or written. 1 - Write FD[3:0] to the Format Control Register addressed by FA[2:0] 0 - Read the Format Control Register addressed by FA[2:0] | #### Table 42. Long Response - Format Control Command | | Response | | | | | | | | | | | | | | | CRC | |-------|----------|-------|-------|-------|-------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | A[3] | A[2] | A[1] | A[0] | 0 | 1 | 1 | 0 | R/W | FA[2] | FA[1] | FA[0] | FD[3] | FD[2] | FD[1] | FD[0] | 0 to 8 bits | #### **Table 43. Format Control Response Bit Definitions** | Bit Field | Definition | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FD[3:0] | The contents of the Format Control Register addressed by FA[2:0]. | | FA[2:0] | The Address of the Format Control Register that was read or written. | | R/W | Read/Write indicates if the register at address FA[2:0] was read or written. 1 - FD[3:0] contains the data written to the Format Control Register addressed by FA[2:0] 0 - FD[3:0] contains the contents for the Format Control Register addressed by FA[2:0] | | A[3:0] | DSI device address. This field contains the device address. | The format control registers defined in the DSI Bus Standard V2.5 are shown in Table 44. The reset values assigned to each register are also indicated. **Table 44. Format Control Register Values** | Format Control Register | Regis | ster Ad | dress | | | | | DSI | Stand | ard Val | ues | Definition | |----------------------------------|-------|---------|-------|-------|-------|-------|-------|-------|-------|---------|-------|-------------------------------------| | Tormat control register | FA[2] | FA[1] | FA[0] | FD[3] | FD[2] | FD[1] | FD[0] | FD[3] | FD[2] | FD[1] | FD[0] | Deminion | | CRC Polynomial - Low Nibble | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | CRC Polynomial = X <sup>4</sup> + 1 | | CRC Polynomial - High Nibble | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Cito i diyildililai = X + i | | Seed - Low Nibble | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Seed = '1010' | | Seed - High Nibble | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3eed = 1010 | | CRC Length (0 to 8) | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | CRC Length = 4 | | Short Word Data Length (8 to 15) | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Short Command Length = 8 | | Reserved | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N/A | | Format Selection | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N/A | The following restrictions apply to format control register operations: - Writes to the CRC Length Register of values greater than 8 are ignored. The contents of the register are unchanged. - Writes to the Short Word Data Length register of values less than 8 are ignored. The contents of the register are unchanged. The contents of the Format Selection register determine whether the standard DSI values or the values in the format control registers are used. If the Format Selection register contains '1111', the Format Control register values are active. Any write to the Format Control registers will become active upon completion of the write. In this case, the response to a Format Control Command will maintain the format of the previous command resulting in an invalid response. A write of '0000' to the Format Selection register activates the standard DSI values. A write to the Format Selection register of any other value is ignored. #### 4.2.1.12 Read Register Data Command The Read Register Data command is supported in the following command formats: - · Standard Long Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) The device ignores the Register Data command if the command is in any other format, or if the DSI device address is set to the DSI Global Device Address of '0000'. The read register command uses the byte address definitions shown in Table 2. Readable registers along with their Byte addresses are shown in Table 2. #### **Table 45. Read Register Data Command** | | | | Da | ata | | | | | Add | ress | | | CRC | | | | |------|------|------|------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | ONO | | 0 | 0 | 0 | 0 | RA[3] | RA[2] | RA[1] | RA[0] | A[3] | A[2] | A[1] | A[0] | 1 | 0 | 1 | 1 | 0 to 8 bits | #### **Table 46. Read Register Data Command Bit Definitions** | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Read Register Data Command = '1011' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | RA[3:0] | RA[3:0] contains the byte address of the register to be read. | #### Table 47. Long Response - Read Register Data Command | | | | | | | | Da | ıta | | | | | | | | CRC | |-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | CICO | | A[3] | A[2] | A[1] | A[0] | RA[3] | RA[2] | RA[1] | RA[0] | RD[7] | RD[6] | RD[5] | RD[4] | RD[3] | RD[2] | RD[1] | RD[0] | 0 to 8 bits | #### Table 48. Read Register Data Response Bit Definitions | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | RD7:0] | RD[7:0] contains the data of the register addressed by RA[3:0]. | | RA[3:0] | RA[3:0] contains the byte address of the register to be read. | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | #### 4.2.1.13 Disable Self-Test Command The Disable Self-Test command is supported in the following command formats: - · Standard Long Command - · Standard Short Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) - Enhanced Short Command as configured by the Format Control Command (Reference Section 4.2.1.11) The data bits D[7:0] in the command are only used in the CRC calculation. The device supports the Disable Self-Test command with the DSI Global Address of '0000', but does not provide a response. The Disable Self-Test Command removes the voltage from the self-test plate of the transducer which results in the acceleration output value returning to the 0g offset value within $t_{ST\_DEACT\_xxx}$ , as specified in Section 2. #### Table 49. Disable Self-Test Command | | | | Da | ata | | | | | Add | ress | | | CRC | | | | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | ONO | | _ | _ | | _ | _ | _ | | | A[3] | A[2] | A[1] | A[0] | 1 | 1 | 0 | 0 | 0 to 8 bits | #### Table 50. Disable Self-Test Command Bit Definitions | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Disable Self-Test Command = '1100' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | D[7:0] | Used for CRC calculation only | ### Table 51. Short Response - Disable Self-Test Command | | Response | | | | | | | | | | | | | | | |-------|----------|-------|-------|-------|------|------|------|------|------|------|-------|-------|------|------|-------------| | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | CRC | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | NV | U | ST | 0 | AT[1] | AT[0] | S | 0 | 0 to 8 bits | #### Table 52. Long Response - Disable Self-Test Command | Data | | | | | | | | | | | CRC | | | | | | |-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|-------|-------|------|------|-------------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 0 | NV | U | ST | 0 | AT[1] | AT[0] | S | 0 | 0 to 8 bits | #### Table 53. Disable Self-Test Response Bit Definitions | Bit Field | Definition | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S | This bit indicates whether the device has detected an internal device error. 1 - Internal Error detected. 0 - No Internal Error detected Reference Table 59 for conditions that set the S bit. | | AT[1:0] | Attribute bits located in Register DEVCFG1 (Reference Section 3.1.4.1) | | ST | This bit indicates whether internal self-test circuitry is active 1 - Self-test active 0 - Self-test disabled | | U | This bit is set if the voltage at HCAP is below the threshold specified in Section 2. Refer to Section 3.3.2 for details. | | NV | NVM Program Enable. This bit indicates whether programming of the user-programmable OTP locations is enabled. 1 - OTP programming Enabled 0 - OTP programming Disabled | | A[3:0] | DSI device address. This field contains the device address. | A self-test lockout is activated when the device receives two consecutive Disable Self-Test commands Once self-test lockout is activated, the internal self-test circuitry is disabled until one of the following conditions occurs: - HCAP under-voltage - · A Clear command is received - · Internal regulator under-voltage resulting in a reset - · A Frame Timeout resulting in a reset #### MMA26xxNKW #### 4.2.1.14 Enable Self-Test Command The Enable Self-Test command is supported in the following command formats: - · Standard Long Command - · Standard Short Command - Enhanced Long Command as configured by the Format Control Command (Reference Section 4.2.1.11) - Enhanced Short Command as configured by the Format Control Command (Reference Section 4.2.1.11) The data bits D[7:0] in the command are only used in the CRC calculation. The device ignores the Enable Self-Test command when it is sent to the DSI Global Address of '0000'. The Enable Self-Test Command applies a voltage to the self-test plate of the transducer which results in a delta in the acceleration output value of $\Delta DFLCT_{xxx}$ within $t_{ST\_ACT\_xxx}$ , as specified in Section 2. This remains present until the Disable Self-Test command is received. Activation of the self-test circuit is inhibited if the self-test locking has been activated. If self-test locking is activated, the internal self-test circuitry remains disabled, and the ST bit is cleared in the response. Self-test locking is described in Section 4.2.1.13. #### Table 54. Enable Self-Test Command | | Data | | | | | | | | Add | ress | | | CRC | | | | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------| | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | A[3] | A[2] | A[1] | A[0] | C[3] | C[2] | C[1] | C[0] | ONO | | | _ | _ | _ | _ | _ | _ | _ | A[3] | A[2] | A[1] | A[0] | 1 | 1 | 0 | 1 | 4 bits | #### Table 55. Enable Self-Test Command Bit Definitions | Bit Field | Definition | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | C[3:0] | Enable Self-Test Command = '1101' | | A[3:0] | DSI device address. This field contains the device address. This field must match the internal programmed address field. Otherwise, the command is ignored. | | D[7:0] | Used for CRC calculation only | #### Table 56. Short Response - Enable Self-Test Command | Response | | | | | | | | | | CRC | | | | | | |----------|-------|-------|-------|-------|------|------|------|------|------|------|-------|-------|------|------|--------| | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | OKO | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | NV | U | ST | 0 | AT[1] | AT[0] | S | 0 | 4 bits | #### Table 57. Long Response - Enable Self-Test Command | | Data | | | | | | | | | | | CRC | | | | | |-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|-------|-------|------|------|--------| | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | CICO | | A[3] | A[2] | A[1] | A[0] | 0 | 0 | 0 | 0 | NV | U | ST | 0 | AT[1] | AT[0] | S | 0 | 4 bits | #### Table 58. Enable Self-Test Response Bit Definitions | Bit Field | Definition | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S | This bit indicates whether the device has detected an internal device error. 1 - Internal Error detected. 0 - No Internal Error detected Reference Table 59 for conditions that set the S bit. | | AT[1:0] | Attribute bits located in Register DEVCFG1 (Reference Section 3.1.4.1) | | ST | This bit indicates whether internal self-test circuitry is active 1 - Self-test active 0 - Self-test disabled | | U | This bit is set if the voltage at HCAP is below the threshold specified in Section 2. Refer to Section 3.3.2 for details. | | NV | NVM Program Enable. This bit indicates whether programming of the user-programmable OTP locations is enabled. 1 - OTP programming Enabled 0 - OTP programming Disabled | | A[3:0] | DSI device address. This field contains the device address. | ### 4.2.1.15 DSI Command #14 DSI Command '1110' is not implemented. The device ignores all command formats with a command ID of '1110'. ### 4.2.1.16 Reverse Initialization Command The Reverse Initialization Command is not implemented. The device ignores all command formats with a command ID of '1111'. # 4.3 Exception Handling Table 59 summarizes the exception conditions detected by the device and the response for each exception. ### Table 59. Exception Handling | Condi | tion | | | | | | | | | | | | |------------------------------------|----------------------|-------------------------------------------------------------------------------------------------|---|----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Exception | Self-Test<br>Request | Description | S | ST | U | Response | | | | | | | | Power On<br>Reset | N/A | Power Applied<br>Clear Command | 1 | 1 | 0 | - Reference Section 3.6 | | | | | | | | V <sub>REG</sub><br>Under-Voltage | N/A | V <sub>REG</sub> < V <sub>PORCREG_f</sub> | | | | Device held in Reset. No response to DSI commands. Device must be re-initialized when V <sub>REG</sub> returns above V <sub>PORCREG_r</sub> | | | | | | | | V <sub>REGA</sub><br>Under-Voltage | N/A | V <sub>REGA</sub> < V <sub>PORCREG_f</sub> | | | | Device held in Reset. No response to DSI commands. Device must be re-initialized when V <sub>REGA</sub> returns above V <sub>PORCREGA_r</sub> | | | | | | | | V <sub>HCAP</sub><br>Under-Voltage | Disabled | V <sub>HCAP</sub> < V <sub>PORCREG_f</sub> for less<br>than t <sub>HCAP_POR</sub> , ST Disabled | 0 | 0 | 1 | <ul> <li>DSI Read Acceleration Data Short response = zero.</li> <li>DSI Read Acceleration Data Long response = normal.</li> <li>Device does not need to be re-initialized if V<sub>HCAP</sub> returns above V<sub>PORHCAP_r</sub> before t<sub>HCAP_POR</sub></li> </ul> | | | | | | | | Transient | Enabled | $V_{HCAP} < V_{PORCREG\_f}$ for less than $t_{HCAP\_POR}$ , ST Enabled | 0 | 1 | 1 | <ul> <li>DSI Read Acceleration Data Short response = self-test data.</li> <li>DSI Read Acceleration Data Long response = self-test data.</li> <li>Device does not need to be re-initialized if V<sub>HCAP</sub> returns above V<sub>PORHCAP_r</sub> before t<sub>HCAP_POR</sub></li> </ul> | | | | | | | | V <sub>HCAP</sub><br>Under-Voltage | N/A | V <sub>HCAP</sub> < V <sub>PORCREG_f</sub> for longer than t <sub>HCAP_POR</sub> | | | | Device is Reset and will continue to Reset every t <sub>HCAP_POR</sub> until VHCAP returns above V <sub>PORHCAP_r</sub> , or an internal supply under-voltage condition occurs. No response to DSI commands. Device must be re-initialized when V <sub>HCAP</sub> returns above V <sub>PORHCAP_r</sub> | | | | | | | | Capacitor Test<br>Failure | N/A | | | | | Device is Reset and will continue to be reset every t <sub>POR_CAPTEST</sub> until the capacitor failure is removed. No response to DSI commands. Device must be re-initialized when capacitor failure is removed. | | | | | | | | DSI Frame<br>Timeout | N/A | V <sub>BUSIN</sub> < V <sub>THF</sub> for longer than t <sub>TO</sub> | | | | Device is Reset and will continue to be reset every t <sub>TO</sub> until the BUSIN voltage returns above V <sub>THF</sub> or a supply under-voltage condition occurs. No response to DSI commands. Device must be re-initialized when V <sub>BUSIN</sub> returns above V <sub>THF</sub> | | | | | | | | Fuse CRC<br>Fault | Disabled | CRC failure detected in factory programmed OTP array and the LOCK_F bit is set. ST Disabled | 1 | 0 | 0 | DSI Read Acceleration Data Short response = zero. DSI Read Acceleration Data Long response = normal. | | | | | | | | (Factory Array) | Enabled | CRC failure detected in factory programmed OTP array and the LOCK_F bit is set. ST Enabled | 1 | 1 | 0 | DSI Read Acceleration Data Short response = zero. DSI Read Acceleration Data Long response = self-test data. | | | | | | | | Fuse Error<br>Detection Fault | Disabled | Mismatch detected in User pro-<br>grammed OTP array and the<br>LOCK_U bit is set. ST Disabled | 1 | 0 | 0 | DSI Read Acceleration Data Short response = zero. DSI Read Acceleration Data Long response = normal. | | | | | | | | (User Array) | Enabled | Mismatch detected in User pro-<br>grammed OTP array and the<br>LOCK_U bit is set. ST Enabled | 1 | 1 | 0 | DSI Read Acceleration Data Short response = zero. DSI Read Acceleration Data Long response = self-test data. | | | | | | | | Self-Test<br>Enabled | Enabled | ST Enabled | 1 | 1 | 0 | Internal self-test circuitry enabled. DSI Read Acceleration Data Short response = self-test data. DSI Read Acceleration Data Long response = self-test data. | | | | | | | | Self-Test<br>Lockout | Disabled | 2 consecutive Disable Self-Test<br>DSI commands received. | 0 | 0 | 0 | Internal self-test circuitry disabled. Enable Self-Test DSI command does not enable Self-Test. Normal response to Enable Self-Test DSI command except the ST bit is not set. DSI Clear command or Reset disables lockout. | | | | | | | # 5 Package # 5.1 Case Outline Drawing Reference Freescale Case Outline Drawing # 98ASA00090D http://www.freescale.com/files/shared/doc/package\_info/98ASA00090D.pdf # 5.2 Recommended Footprint Reference Freescale Application Note AN3111, latest revision: http://www.freescale.com/files/sensors/doc/app\_note/AN3111.pdf #### Table 60. Revision History | Revision number | Revision date | Description of changes | |-----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | 03/2012 | Added SafeAssure logo, changed first paragraph and disclaimer to include trademark information. | | 5 | 09/2012 | <ul> <li>Section 2.3: Removed Temperature Monitoring rows - Lines 36-37.</li> <li>Section 2.4: Lines 40, 41, 42, and 43 changed Min value from "-100" to "0"</li> <li>Section 2.7: Line 104, updated Min value from "2" to "12", Deleted OTP Program Timing row, line 110.</li> <li>Table 2: Updated \$05, Bit Functions 6-3 from "UNUSED" to "0". Bit Functions 2-0 from "CRC_U[x]" to "0". \$06, Bit Functions 7-2 from "UD01[x]" to "0". \$07, Bit 6 from "UNUSED" to "0", Bit 4 from "Reserved" to "0". \$0F, Bit Functions 3-0, from "UD08[x]" to "0".</li> <li>Table 4: Bits 6-3 from "UNUSED" to "0", Bits 2-0 from "CRC_U[x]" to "0".</li> <li>Table 5: Bits 7-2 from "UD01[x]" to "0". \$07, Bit 6 from "UNUSED" to "0", Bit 4 from "Reserved" to "0".</li> <li>Table 6: Bits 3-0, from "UD08[x]" to "0".</li> <li>Section 3: Global update from "CRC circuitry" and "CRC check" to "error detection".</li> <li>Deleted section 3.1.3.2.</li> <li>Deleted section 3.1.4.1</li> <li>Section 3.2.2: Updated and deleted paragraphs. Register Name/Register Addresses table, deleted "Included in Factory CRC?" column and deleted "User Data Register 0", "RESERVED Bit", "User Programmable OTP Array CRC", and "User Programmable OTP Array Lock Bit" rows.</li> <li>Table 39: Changed registers for DEVCGF[3:0], DEVCGF[7:4], DEVCGF1[3:0], UDD8[3:0], DEVCGF1[7:4], DEVCFG2[4], and DEVCGF2[6] and updated descriptions.</li> <li>Table 59: Deleted "Temperature Out of Range' rows, updated Exception "Fuse CRC Fault (User Array)" to "Fuse Error Detection Fault (User Array)" and change descriptions.</li> </ul> | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/salestermsandconditions. Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, Kinetis, mobileGT, PowerQUICC, Processor Expert, QorlQ, Qorivva, StarCore, Symphony, and VortiQa are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, QorlQ Qonverge, QUICC Engine, Ready Play, SafeAssure, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2012 Freescale Semiconductor, Inc. Document Number: MMA26xxNKW Rev. 5 09/2012