# 2-Mbit (128 K × 16) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Temperature ranges □ Industrial: -40 °C to +85 °C □ Automotive-A: -40 °C to +85 °C □ Automotive-E: -40 °C to +125 °C ■ Wide voltage range: 2.20 V to 3.60 V ■ Pin compatible with CY62136V, CY62136CV30/CV33, and CY62136EV30 ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 5 μA (Industrial) ■ Ultra low active power ☐ Typical active current: 1.6 mA at f = 1 MHz (45 ns speed) ■ Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ features ■ Automatic power down when deselected ■ Complementary metal oxide semiconductor (CMOS) for optimum speed and power Available in Pb-free 48-ball very fine-pitch ball grid array (VFBGA) and 44-pin thin small outline package (TSOP) II packages ### **Functional Description** The CY62136FV30 is a high performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life $^{\rm TM}$ (MoBL $^{\rm I\!R}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 90 percent when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99 percent when deselected ( $\overline{\rm CE}$ HIGH). The input and output pins (I/O0 through I/O15) are placed in a high impedance state when the device is deselected ( $\overline{\rm CE}$ HIGH), the outputs are disabled ( $\overline{\rm OE}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{\rm BHE}$ , $\overline{\rm BLE}$ HIGH) or during a write operation ( $\overline{\rm CE}$ LOW and $\overline{\rm WE}$ LOW). Write to the device by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0)$ through I/O<sub>7</sub> is written into the location specified on the address pins $(A_0)$ through $A_{16}$ . If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8)$ through I/O<sub>15</sub> is written into the location specified on the address pins $(A_0)$ through $A_{16}$ . Read from the device by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on I/O $_{10}$ to I/O $_{10}$ . If Byte High Enable (BHE) is LOW, then data from memory appears on I/O $_{10}$ to I/O $_{10}$ . See the Truth Table on page 11 for a complete description of read and write modes. For a complete list of related resources, click here. Cypress Semiconductor Corporation Document Number: 001-08402 Rev. \*O 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 ### **Contents** | Product Portfolio | 3 | |--------------------------------|---| | Pin Configuration | | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Data Retention Characteristics | _ | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering information | 12 | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagrams | | | Acronyms | 15 | | Document Conventions | 15 | | Units of Measure | 15 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | 18 | | Products | | | PSoC® Solutions | 18 | | Cypress Developer Community | 18 | | Technical Support | | ### **Product Portfolio** | | | | | | | | F | Power Di | ssipatio | n | | |---------------|-------------------|---------------------------|---------|---------------------------------|-----------|----------------|----------------------|-----------------------|---------------|---------|---------------------| | Product | Pango | V <sub>CC</sub> Range (V) | | V <sub>CC</sub> Range (V) Speed | | С | perating | J I <sub>CC</sub> (mA | <b>(</b> ) | Standb | oy I <sub>SB2</sub> | | Product | Range | | | (ns) | f = 1 MHz | | f = f <sub>max</sub> | | (μ <b>A</b> ) | | | | | | Min | Typ [1] | Max | | <b>Typ</b> [1] | Max | Typ [1] | Max | Typ [1] | Max | | CY62136FV30LL | Industrial/Auto-A | 2.2 | 3.0 | 3.6 | 45 | 1.6 | 2.5 | 13 | 18 | 1 | 5 | | | Auto-E | 2.2 | 3.0 | 3.6 | 55 | 2 | 3 | 15 | 25 | 1 | 20 | ### **Pin Configuration** Figure 1. 48-ball VFBGA pinout [2, 3] Figure 2. 44-pin TSOP II pinout [2] | $A_4 \square^{9}$ | 44 🗖 A <sub>5</sub> | |----------------------------------------------|---------------------------------| | $A_3 \square 2$ | 43 ☐ A <sub>6</sub> | | $A_2 \square 3$ | 42 🗆 A <sub>7</sub> | | $A_1 \square 4$ | 41 🗆 ŌE | | A <sub>0</sub> 🗖 5 | 40 ☐ BHE | | CE □ 6 | 39 □ BLE | | I/O <sub>0</sub> | 38 🗖 I/O <sub>15</sub> | | I/O <sub>1</sub> 8 | 37 🗆 I/O <sub>14</sub> | | I/O <sub>2</sub> 9 | 36 ☐ I/O <sub>13</sub> | | I/O <sub>3</sub> □ 10 | 35 ☐ I/O <sub>12</sub> | | V <sub>CC</sub> ☐ 11 | 34 □ V <sub>SS</sub> | | V <sub>SS</sub> □ 12 | 33 $\square$ $V_{CC}$ | | I/O <sub>4</sub> | 32 □ I/O <sub>11</sub> | | I/O <sub>5</sub> ☐ 14 | 31 🗆 I/O <sub>10</sub> | | I/O <sub>6</sub> | 30 ☐ I/O <sub>9</sub> | | <u>I/O</u> 7□ 16 | 29 🔲 I/O <sub>8</sub> | | WE ☐ 17 | 28 🔲 NC | | A <sub>16</sub> ☐ 18 | 27 🗆 A <sub>8</sub> | | A <sub>15</sub> 19<br>A <sub>14</sub> 20 | 26 A <sub>9</sub> | | ^ | 25 A A <sub>10</sub> | | A <sub>13</sub> □ 21<br>A <sub>12</sub> □ 22 | 24 □ A <sub>11</sub><br>23 □ NC | | 12 [ 22 | 23 ∐ NC | - 1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 2. NC pins are not connected on the die. 3. Pins D3, H1, G2, H6 and H3 in the VFBGA package are address expansion pins for 4 Mb, 8 Mb, 16 Mb, and 32 Mb and 64 Mb respectively. ### **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with power applied ...... -55 °C to +125 °C to ground potential $^{[4, 5]}$ ... -0.3 V to 3.9 V ( $V_{CC(max)} + 0.3$ V) DC voltage applied to outputs in High Z State [4, 5] ..........-0.3 V to 3.9 V (V<sub>CC(max)</sub> + 0.3 V) DC input voltage $^{[4, 5]}$ ...... -0.3 V to 3.9 V ( $V_{CC(max)}$ + 0.3 V) | Output current into outputs (LOW) | 20 mA | |-----------------------------------|----------| | Static discharge voltage | | | (MIL-STD-883, Method 3015) | > 2001 V | | Latch up current | > 200 mA | ### **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[6]</sup> | |---------------|-----------------------|------------------------|---------------------------------------| | CY62136FV30LL | Industrial/<br>Auto-A | –40 °C to +85 °C | 2.2 V to 3.6 V | | | Auto-E | –40 °C to +125 °C | | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Toot Co | nditions | -45 (Industrial/Auto-A) | | | -55 (Auto-E) | | | Unit | |---------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------|---------|----------------|--------------|---------|-----------------------|------| | | Description | Test Conditions | | Min | Typ [7] | Max | Min | Typ [7] | Max | Unit | | V <sub>OH</sub> | Output high voltage | $2.2 \le V_{CC} \le 2.7$ | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | _ | _ | 2.0 | - | _ | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | _ | 2.4 | - | _ | V | | $V_{OL}$ | Output low voltage | $2.2 \le V_{CC} \le 2.7$ | $I_{OL}$ = 0.1 mA | _ | _ | 0.4 | - | - | 0.4 | V | | | | $2.7 \le V_{CC} \le 3.6$ | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | _ | _ | 0.4 | V | | V <sub>IH</sub> | Input high voltage | $2.2 \le V_{CC} \le 2.7$ | | 1.8 | _ | $V_{CC} + 0.3$ | 1.8 | - | $V_{CC} + 0.3$ | V | | | | $2.7 \le V_{CC} \le 3.6$ | | 2.2 | _ | $V_{CC} + 0.3$ | 2.2 | _ | V <sub>CC</sub> + 0.3 | V | | $V_{IL}$ | Input low voltage | $2.2 \le V_{CC} \le 2.7$ | | -0.3 | _ | 0.6 | -0.3 | - | 0.6 | V | | | | $2.7 \le V_{CC} \le 3.6$ | | -0.3 | _ | 0.8 | -0.3 | _ | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_1 \le V_{CC}$ | | -1 | _ | +1 | -4 | - | +4 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \leq V_O \leq V_CC,$ | Output disabled | -1 | _ | +1 | -4 | - | +4 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply | $f = f_{max} = 1/t_{RC}$ | V <sub>CC</sub> = V <sub>CCmax</sub> | _ | 13 | 18 | - | 15 | 25 | mA | | | current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | _ | 1.6 | 2.5 | - | 2 | 3 | | | I <sub>SB1</sub> <sup>[8]</sup> | Automatic CE power<br>down current — CMOS<br>inputs | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.2 \text{ V}_{\text{IN}} \ge V_{\text{CC}} - 0.2 \text{ V}_{\text{F}}$<br>$f = f_{\text{max}} \text{ (Address)}$<br>f = 0 (OE, WE, B)<br>$V_{\text{CC}} = 3.60 \text{ V}$ | V, V <sub>IN</sub> <u>&lt;</u> 0.2 V,<br>and data only), | _ | 1 | 5 | - | 1 | 20 | μА | | I <sub>SB2</sub> <sup>[8]</sup> | Automatic CE power<br>down current — CMOS<br>inputs | $CE \ge V_{CC} - 0.2 \text{ V}_{IN} \ge V_{CC} - 0.2 \text{ V}_{IN} = 0, V_{CC} = 3.60$ | $V$ or $V_{IN} \leq 0.2 V$ , | _ | 1 | 5 | - | 1 | 20 | μА | - V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. V<sub>IH(max)</sub>=V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC(min)</sub> and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. ## Capacitance | Parameter [9] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [9] | Description | Test Conditions | 48-ball VFBGA | 44-pin TSOP II | Unit | |-------------------|---------------------------------------|------------------------------------------------------------------------|---------------|----------------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 × 4.5 inch, two layer printed circuit board | 75 | 77 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 10 | 13 | °C/W | ### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms | Parameters | 2.5 V (2.2 V to 2.7 V) | 3.0 V (2.7 V to 3.6 V) | Unit | |-----------------|------------------------|------------------------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | #### Note $<sup>9. \ \ \, \</sup>text{Tested initially and after any design or process changes that may affect these parameters}.$ ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | | Min | <b>Typ</b> [10] | Max | Unit | |----------------------------------|--------------------------------------|-----------------------------------------------------------------------|-----------------------------|-----|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> [11] | Data retention current | $\frac{V_{CC}}{CE} = 1.5 \text{ V},$ $CE \ge V_{CC} - 0.2 \text{ V},$ | Industrial/<br>Automotive-A | _ | _ | 4 | μА | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | Automotive-E | _ | _ | 12 | | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | | | 0 | _ | - | ns | | t <sub>R</sub> [13] | Operation recovery time | | CY62136FV30LL-45 | 45 | _ | _ | ns | | | | | CY62136FV30LL-55 | 55 | _ | _ | | ### **Data Retention Waveform** Figure 4. Data Retention Waveform [14] <sup>10.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 11. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. 12. Tested initially and after any design or process changes that may affect these parameters. 13. <u>Full device</u> operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 14. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE. ### **Switching Characteristics** Over the Operating Range | Parameter [15, 16] | Description | -45 (Industrial | -45 (Industrial/Automotive-A) | | | Unit | |----------------------|---------------------------------|-----------------|-------------------------------|-----|-----|------| | Parameter [1.5, 1.5] | Description | Min | Max | Min | Max | Unit | | Read Cycle | | <u> </u> | | | | | | t <sub>RC</sub> | Read cycle time | 45 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | | 55 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 45 | _ | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 22 | _ | 25 | ns | | t <sub>LZOE</sub> | OE LOW to low Z [17] | 5 | _ | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z [17, 18] | _ | 18 | _ | 20 | ns | | t <sub>LZCE</sub> | CE LOW to low Z [17] | 10 | _ | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z [17, 18] | _ | 18 | | 20 | ns | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power down | _ | 45 | | 55 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | _ | 22 | | 25 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to low Z [17] | 5 | _ | 5 | _ | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to high Z [17, 18] | - | 18 | _ | 20 | ns | | Write Cycle [19, 20] | | · | • | | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | 55 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | 40 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | 40 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | 40 | _ | ns | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35 | _ | 40 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | 25 | _ | ns | | t <sub>HD</sub> | Data Hold From Write End | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z [17, 18] | _ | 18 | - | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to low Z [17] | 10 | _ | 10 | _ | ns | 15. Test conditions for all parameters other than tristate parameters assume signal transition time of 3 ns (1V/ns) or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified local loc <sup>17.</sup> At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZWE</sub> is less than t<sub>LZWE</sub> for any given thace. thace. thace. thace. thace. thace. thace and that it is interested and that it is interested and that it is interested. thace. thace. thace. thace. thace. that is interested and that it is interested. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals are ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing are referenced to the edge of the signal that terminates the write. <sup>20.</sup> The minimum write cycle pulse width for Write Cycle No. 3 and Write Cycle No. 4 should be equal to the sum of $t_{HZWE}$ and $t_{SD}$ . ### **Switching Waveforms** Figure 5. Read Cycle No.1: Address Transition Controlled [21, 22] Figure 6. Read Cycle No. 2: $\overline{\text{OE}}$ Controlled [22, 23] <sup>21.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ and $\overline{BLE} = V_{IL}$ . 22. WE is HIGH for read cycle. 23. Address valid before or similar to $\overline{CE}$ and $\overline{BHE}$ , $\overline{BLE}$ transition LOW. ### Switching Waveforms (continued) Figure 7. Write Cycle No 1: $\overline{\text{WE}}$ Controlled [24, 25, 26] Figure 8. Write Cycle 2: CE Controlled [24, 25, 26] - 24. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals are ACTIVE to initiate a write and any of these signals terminate a write by going INACTIVE. The data input setup and hold timing are referenced to the edge of the signal that terminates the write. 25. Data I/O is high impedance if OE = V<sub>IH</sub>. 26. If CE goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high impedance state. 27. During this period, the I/Os are in output state. Do not apply input signals. ### Switching Waveforms (continued) Figure 9. Write Cycle 3: WE controlled, OE LOW [28, 29] Figure 10. Write Cycle 4: BHE/BLE Controlled, OE LOW [28, 29] <sup>28.</sup> If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 29. The minimum write cycle pulse width should be equal to the sum of $t_{HZWE}$ and $t_{SD}$ . <sup>30.</sup> During this period, the I/Os are in output state. Do not apply input signals. ### **Truth Table** | CE | WE | OE | BHE | BLE | Inputs or Outputs | Mode | Power | |----|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------| | Н | Х | Х | X <sup>[31]</sup> | X <sup>[31]</sup> | High Z | Deselect or power-down | Standby (I <sub>SB</sub> ) | | L | Х | Χ | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | L | L | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Pata out (I/O $_0$ –I/O $_7$ ); Read Active $^{\prime}$ O $_8$ –I/O $_{15}$ in High Z | | | L | Н | L | L | Н | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data in (I/O <sub>0</sub> -I/O <sub>15</sub> ) Write | | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | Note 31. The 'X' (Don't care) state for the Chip enable (CE) and Byte enables (BHE and BLE) in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. ### **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|----------------------|--------------------|--------------------------|--------------------| | 45 | CY62136FV30LL-45BVXI | 51-85150 | 48-ball VFBGA (Pb-free) | Industrial | | | CY62136FV30LL-45ZSXI | 51-85087 | 44-pin TSOP II (Pb-free) | | | | CY62136FV30LL-45ZSXA | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-A | | 55 | CY62136FV30LL-55ZSXE | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-E | Contact your local Cypress sales representative for availability of these parts. ### **Ordering Code Definitions** ### **Package Diagrams** Figure 11. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: 51-85150 \*H ### Package Diagrams (continued) Figure 12. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E ## **Acronyms** | Acronym | Description | | | | | |---------|-----------------------------------------|--|--|--|--| | BHE | Byte High Enable | | | | | | BLE | Byte Low Enable | | | | | | CE | Chip Enable | | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | | I/O | Input/Output | | | | | | OE | Output Enable | | | | | | SRAM | Static Random Access Memory | | | | | | TSOP | Thin Small Outline Package | | | | | | VFBGA | Very Fine-Pitch Ball Grid Array | | | | | | WE | Write Enable | | | | | ### **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | μS | microsecond | | mA | milliampere | | ns | nanosecond | | % | percent | | pF | picofarad | | Ω | ohm | | V | volt | | W | watt | ## **Document History Page** | Document<br>Revision | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | |----------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 467351 | See ECN | NXR | New data sheet. | | *A | 797956 | See ECN | VKN | Changed status from Preliminary to Final. Updated Features: Changed value of Typical standby current from 0.5 $\mu$ A to 1.0 $\mu$ A. Changed value of Maximum standby current from 2.5 $\mu$ A to 5.0 $\mu$ A. Updated Electrical Characteristics: Changed maximum value of I <sub>CC</sub> parameter corresponding to Test Condition "f = 1 MHz" from 2.25 $\mu$ A to 2.5 $\mu$ A. Changed typical value of I <sub>SB1</sub> parameter from 0.5 $\mu$ A to 1.0 $\mu$ A. Changed maximum value of I <sub>SB1</sub> parameter from 2.5 $\mu$ A to 5.0 $\mu$ A. Changed typical value of I <sub>SB2</sub> parameter from 0.5 $\mu$ A to 1.0 $\mu$ A. Changed maximum value of I <sub>SB2</sub> parameter from 2.5 $\mu$ A to 5.0 $\mu$ A. Updated Data Retention Characteristics: Changed typical value of I <sub>CCDR</sub> parameter from 0.5 $\mu$ A to 1.0 $\mu$ A. Changed maximum value of I <sub>CCDR</sub> parameter from 2.5 $\mu$ A to 4.0 $\mu$ A. | | *B | 869500 | See ECN | VKN | Added Automotive Temperature Grade related information in all instances across the document. Updated Switching Characteristics: Added Note "Access time parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. Please see application note AN3842 for further clarification." and referred the same in t <sub>ACE</sub> parameter. Updated Ordering Information. | | *C | 901800 | See ECN | VKN | Updated Electrical Characteristics: Added Note 8 and referred the same note in I <sub>SB2</sub> parameter. Updated Data Retention Characteristics: Added Note 11 and referred the same note in I <sub>CCDR</sub> parameter. Updated Switching Characteristics: Removed Note from t <sub>ACE</sub> parameter and added the same note in "Parameters" column with some updates (Replaced Access time parameters with AC parameters in the note). | | *D | 1371124 | See ECN | VKN/AESA | Changed status of Automotive information from Preliminary to Final (Removed shades). Updated Electrical Characteristics: Changed minimum value of $I_{IX}$ parameter corresponding to 55 ns speed bin from $-1~\mu A$ to $-4~\mu A$ . Changed maximum value of $I_{IX}$ parameter corresponding to 55 ns speed bin from $+1~\mu A$ to $+4~\mu A$ . Changed minimum value of $I_{OZ}$ parameter corresponding to 55 ns speed bin from $-1~\mu A$ to $-4~\mu A$ . Changed minimum value of $I_{OZ}$ parameter corresponding to 55 ns speed bin from $-1~\mu A$ to $-4~\mu A$ . Changed maximum value of $I_{OZ}$ parameter corresponding to 55 ns speed bin from $+1~\mu A$ to $+4~\mu A$ . Updated Switching Characteristics: Changed maximum value of $t_{DBE}$ parameter corresponding to 55 ns speed bin from 55 ns to 25 ns. | | *E | 2594937 | 10/22/08 | NXR /<br>PYRS | Added Automotive-A Temperature Grade related information in all instances across the document. Updated Switching Characteristics: Changed minimum value of t <sub>LZBE</sub> parameter corresponding to 55 ns speed bin from 10 ns to 5 ns. | | *F | 2675375 | 03/17/2009 | VKN /<br>PYRS | Updated Product Portfolio: Corrected typo (Replaced $\mu A$ with mA for unit of Standby $I_{SB2}$ ). | ## **Document History Page** (continued) | Document Title: CY62136FV30 MoBL <sup>®</sup> , 2-Mbit (128 K × 16) Static RAM<br>Document Number: 001-08402 | | | | | | |--------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | | *G | 2882113 | 02/19/2010 | VKN/AESA | Updated Truth Table:<br>Corrected typo.<br>Updated Package Diagrams. | | | *H | 2943752 | 06/03/2010 | VKN | Updated Truth Table:<br>Added footnote related to Chip enable and Byte enables.<br>Updated Package Diagrams. | | | * | 3055169 | 10/12/2010 | RAME | Updated all foot notes from table notes. Added Ordering Code Definitions. Added Acronyms and Units of Measure. Updated Package Diagrams. | | | *J | 3263825 | 06/17/2011 | RAME | Updated Functional Description (Removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines."). Updated Data Retention Characteristics (Minimum value of t <sub>R</sub> parameter). Updated to new template. | | | *K | 3376161 | 09/19/2011 | RAME | No technical updates. Completing Sunset Review. | | | *L | 4102266 | 08/22/2013 | VINI | Updated Switching Characteristics: Updated Note 16. Updated Package Diagrams: spec 51-85150 – Changed revision from *G to *H. spec 51-85087 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review. | | | *M | 4581648 | 11/27/2014 | VINI | Updated Functional Description: Added "For a complete list of related resources, click here." at the end. Updated Maximum Ratings: Referred Notes 4, 5 in "Supply voltage to ground potential". | | | *N | 4989003 | 10/27/2015 | NILE | Updated Switching Characteristics: Added Note 20 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 29 and referred the same note in Figure 9 and Figure 10. Updated Truth Table. Updated to new template. Completing Sunset Review. | | | *O | 6010500 | 01/02/2018 | AESATMP8 | Updated logo and Copyright. | | ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless ### **Products** USB Controllers Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU ### **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2006-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not l Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-08402 Rev. \*O Revised January 2, 2018 Page 18 of 18