# Low-Jitter I<sup>2</sup>C/SPI Programmable HCSL Oscillator Datasheet # **General Description** DSC2140 and DSC2240 The series of high-performance **HCSL** programmable. oscillators utilizes a proven silicon MEMS technology to provide excellent jitter and stability while incorporating high output frequency flexibility. DSC2140 and DSC2240 allow the user to modify the output $I^2C$ frequency usina or SPI interface, respectively. User can also select from two pre-programmed default output frequencies using the control pin. DSC2140 and DSC2240 are packaged in 14-pin 3.2x2.5 mm QFN packages and available in temperature grades from Ext. Commercial to Industrial. # **Block Diagram** | Pin # | DSC2140 (I <sup>2</sup> C) | DSC2240 (SPI) | |-------|----------------------------|---------------| | 3 | NC | SCLK | | 5 | SDA | MOSI | | 6 | SCL | MISO | | 7 | CS_bar | SS | #### **Features** - Low RMS Phase Jitter: <1 ps (typ)</li> - High Stability: ±10, ±25, ±50 ppm - Wide Temperature Range - o Industrial: -40° to 85° C - o Ext. commercial: -20° to 70° C - High Supply Noise Rejection: -50 dBc - I<sup>2</sup>C/SPI Programmable Output Freq - Short Lead Times: 2 Weeks - Wide Freq. Range: - o HCSL Output: 2.3 to 460 MHz - Miniature Footprint of 3.2x2.5mm - Excellent Shock & Vibration Immunity - o Qualified to MIL-STD-883 - High Reliability - 20x better MTF than quartz oscillators - Supply Range of 2.25 to 3.6 V - Lead Free & RoHS Compliant # **Applications** - Consumer Electronics - Storage Area Networks - o SATA, SAS, Fibre Channel - Passive Optical Networks - o EPON, 10G-EPON, GPON, 10G-PON - Ethernet - o 1G, 10GBASE-T/KR/LR/SR, and FCoE - HD/SD/SDI Video & Surveillance - PCI Express DSC2240 ## **Pin Description** | Pin No. | Pin Name | Pin Type | Description | | |---------|------------------------------------------|------------------------------------------------------|----------------------------------------------------|--| | 1 | Enable | I | Enables outputs when high and disables when low | | | 2 | NC | NA | Leave unconnected or grounded | | | 3 | NC | NA | DSC2140: Leave unconnected or grounded | | | 3 | SCLK I DSC2240: Serial clock from master | | DSC2240: Serial clock from master | | | 4 | GND | Power | Ground | | | 5 | SDA | I | DSC2140: I <sup>2</sup> C Serial Data | | | 3 | MOSI | | DSC2240: SPI Serial Data from Master to Slave | | | 6 | SCL | I | DSC2140: I <sup>2</sup> C Serial Clock | | | 0 | MISO | MISO O DSC2240: SPI Serial Data from Slave to Master | | | | 7 | CS_bar | I | DSC2140: I <sup>2</sup> C Chip Select (Active Low) | | | / | SS | I | DSC2240: SPI Slave Select (Active Low) | | | 8 | Output1+ | 0 | Positive HCSL Output | | | 9 | Output1- | 0 | Negative HCSL Output | | | 10 | NC | NA | Leave unconnected or grounded | | | 11 | NC | NA | Leave unconnected or grounded | | | 12 | VDD2 | Power | Power Supply | | | 13 | VDD | Power | Power Supply | | | 14 | FS | I | Default output clock frequency bit | | ## **Operational Description** The DSC2140/2240 is a HCSL oscillator consisting of a MEMS resonator and a support PLL IC. The HCSL output is generated through independent 8-bit programmable dividers from the output of the internal PLL. DSC2140/2240 allows for easy programming of the output frequencies using I<sup>2</sup>C/SPI interface. Upon power-up, the initial output frequency is controlled by an internal preprogrammed memory (OTP). This memory stores all coefficients required by the PLL for two different default frequencies. The control pin (FS) selects the initial frequency. the device is powered up, a new output frequency can be programmed. Programming details are provided in the **Programming** Guide. Standard default frequencies are described in the following sections. Discera supports customer defined versions of the DSC2140/2240. When Enable (pin 1) is floated or connected to VDD, the DSC2140/2240 is in operational mode. Driving Enable to ground will disable both output drivers (hi-impedance mode). # **Output Clock Frequencies** Table 2 lists the standard frequency configurations and the associated ordering information to be used in conjunction with the ordering code. Customer defined combinations are available. Table 2. Pre-programmed pin-selectable output frequency combinations | Ordering | Freq | Select Bit [FS] - <b>Default is [1]</b> | | | |----------|------------------|------------------------------------------------|--------|--| | Info | (MHz) | 0 | 1 | | | D0001 | f <sub>out</sub> | 125 | 156.25 | | | DXXXX | f <sub>OUT</sub> | Contact factory for additional configurations. | | | Frequency select bit are weakly tied high so if left unconnected the default setting will be [1] and the device will output the associated frequency highlighted in **Bold**. DSC2140 DSC2240 Page 2 MK-Q-B-P-D-12050110 ## **Absolute Maximum Ratings** | Item | Min | Max | Unit | Condition | |----------------|------|----------------|------|------------| | Supply Voltage | -0.3 | +4.0 | V | | | Input Voltage | -0.3 | $V_{DD} + 0.3$ | V | | | Junction Temp | - | +150 | °C | | | Storage Temp | -55 | +150 | °C | | | Soldering Temp | - | +260 | °C | 40sec max. | | ESD | - | | V | | | HBM | | 4000 | | | | MM | | 400 | | | | CDM | | 1500 | | | #### Note: 1000+ years of data retention on internal memory ## **Ordering Code** ## **Specifications** (Unless specified otherwise: T=25° C) | Parameter | | Condition | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|---------------------|---------------------------|-------------------| | Supply Voltage <sup>1</sup> | $V_{DD}$ | | 2.25 | | 3.6 | V | | Supply Current | $I_{DD}$ | EN pin low – output is disabled | | 21 | 23 | mA | | Supply Current <sup>2</sup> | $I_{DD}$ | Output Enabled, $R_L$ =50 $\Omega$ | | 40 | 42 | mA | | Frequency Stability | Δf | Includes frequency variations due to initial tolerance, temp. and power supply voltage | | | ±10<br>±25<br>±50 | ppm | | Aging | Δf | 1 year @25°C | | | ±5 | ppm | | Startup Time <sup>2</sup> | t <sub>su</sub> | T=25°C | | | 5 | ms | | Input Logic Levels<br>Input logic high<br>Input logic low | $egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}$ | | 0.75xV <sub>DD</sub> | | -<br>0.25xV <sub>DD</sub> | V | | Output Disable Time <sup>3</sup> | $t_{DA}$ | | | | 5 | ns | | Output Enable Time | t <sub>EN</sub> | | | | 20 | ns | | Pull-Up Resistor <sup>4</sup> | | Pull-up exists on all digital IO | | 40 | | kΩ | | HCSL Output | | | | | | | | Output Logic Levels Output logic high Output logic low | V <sub>OH</sub><br>V <sub>OL</sub> | $R_L=50\Omega$ | 0.725<br>- | | -<br>0.1 | V | | Pk to Pk Output Swing | | Single-Ended | | 750 | | mV | | Output Transition time <sup>4</sup> Rise Time Fall Time | t <sub>R</sub><br>t <sub>F</sub> | 20% to 80% $R_L = 50\Omega$ , $C_L = 2pF$ | 200 | | 400 | ps | | Frequency | $f_0$ | Single Frequency | 2.3 | | 460 | MHz | | Output Duty Cycle | SYM | Differential | 48 | | 52 | % | | Period Jitter <sup>5</sup> | $J_{PER}$ | F <sub>01</sub> =156.25 MHz | | 2.8 | | ps <sub>RMS</sub> | | Integrated Phase Noise | $J_{ ext{PH}}$ | 200kHz to 20MHz @156.25MHz<br>100kHz to 20MHz @156.25MHz<br>12kHz to 20MHz @156.25MHz | | 0.25<br>0.37<br>1.7 | 2 | ps <sub>RMS</sub> | #### Notes: - Pin 4 $V_{DD}$ should be filtered with 0.01uf capacitor. - Output is enabled if Enable pad is floated or not connected. - $t_{\text{su}}$ is time to 100PPM stable output frequency after $V_{\text{DD}}$ is applied and outputs are enabled. Output Waveform and Test Circuit figures below define the parameters. 3. 4. - Period Jitter includes crosstalk from adjacent output. DSC2140 DSC2240 MK-Q-B-P-D-12050110 # Nominal Performance Parameters (Unless specified otherwise: T=25° C, V<sub>DD</sub>=3.3 V) HCSL Phase jitter (integrated phase noise) # **Output Waveform: HCSL** #### **Solder Reflow Profile** DSC2140 DSC2240 Page 4 MK-Q-B-P-D-12050110 | MSL 1 @ 260°C refer to JSTD-020C | | | | | |-----------------------------------|--------------|--|--|--| | Ramp-Up Rate (200°C to Peak Temp) | 3°C/Sec Max. | | | | | Preheat Time 150°C to 200°C | 60-180 Sec | | | | | Time maintained above 217°C | 60-150 Sec | | | | | Peak Temperature | 255-260°C | | | | | Time within 5°C of actual Peak | 20-40 Sec | | | | | Ramp-Down Rate | 6°C/Sec Max. | | | | | Time 25°C to Peak Temperature | 8 min Max. | | | | ## **Package Dimensions** ### 3.2 x 2.5 mm 14 Lead Plastic Package #### **Disclaimer:** Discera makes no warranty of any kind, express or implied, with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Discera reserves the right to make changes without further notice to materials described herein. Discera does not assume any liability arising from the application or use of any product or circuit described herein. Discera does not authorize its products for use a critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Discera's product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Discera against all charges. DISCERA, Inc. • Phone: +1 (408) 432-8600 1961 Concourse Drive, San Jose, California 95131 • Fax: +1 (408) 432-8609 • Email: sales@discera.com USA<u>www.discera.com</u> DSC2140 DSC2240 Page 5 MK-Q-B-P-D-12050110